A design flow for an optimized congestion-aware application-specific wireless network-on-chip architecture

被引:6
|
作者
Dehghani, Abbas [1 ]
机构
[1] Univ Yasuj, Fac Engn, Dept Comp Engn, Yasuj 7591874934, Iran
关键词
Emerging on-chip interconnections; Chip multiprocessors; Network-on-chip (NoC); Wireless communication; Congestion; PERFORMANCE EVALUATION; NOC; INTERCONNECT; CHANNEL;
D O I
10.1016/j.future.2020.01.001
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Wireless Networks-on-Chip (WiNoC) architecture has emerged as an alternative communication infrastructure for the conventional wire-line NoC to achieve higher performance and low energy dissipation in on-chip communications. However, as realistic applications have different communication requirements, application-specific platforms are attractive to guarantee a specific level of performance. Moreover, the congestion probability over wireless routers is high, because each wireless router is shared by a group of cores. Therefore, we propose a novel methodology for designing an optimized congestion-aware application-specific WiNoC architecture. This methodology utilizes a novel mesh-of-tree (MoT) topology as a communication infrastructure to exploit the benefits of both mesh and tree topologies. Then, for a given application, the long-distance wire/wireless links are inserted into the MoT topology by considering the optimization of system cost and performance simultaneously. Furthermore, a congestion-aware layered routing is presented to reduce the congestion probability. Through cycle-accurate simulations, the performance of the proposed architecture has been evaluated and compared with state-of-the-art works under both synthetic and realistic traffic patterns in terms of network throughput, latency, and energy consumption. Moreover, the area overhead associated with the proposed WiNoC architecture is investigated. The experimental results confirmed that the proposed MoT-based WiNoC architecture is a very competitive architecture among the alternative WiNoC architectures. (C) 2020 Elsevier B.V. All rights reserved.
引用
收藏
页码:234 / 249
页数:16
相关论文
共 50 条
  • [31] Floorplanning and Topology Generation for Application-Specific Network-on-Chip
    Yu, Bei
    Dong, Sheqin
    Chen, Song
    Goto, Satoshi
    [J]. 2010 15TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2010), 2010, : 527 - +
  • [32] A Topology optimization Method of Application-specific Network-on-Chip
    Lai, Guoming
    Lin, Xiaola
    [J]. ADVANCED MATERIALS AND ENGINEERING MATERIALS, PTS 1 AND 2, 2012, 457-458 : 905 - +
  • [33] An application-specific buffer allocation algorithm for network-on-chip
    Yin, Ya-Ming
    Chen, Shu-Ming
    Sun, Shu-Wei
    Wang, Yao-Hua
    [J]. Guofang Keji Daxue Xuebao/Journal of National University of Defense Technology, 2009, 31 (05): : 44 - 49
  • [34] A Fault Tolerant Approach for Application-Specific Network-on-Chip
    Khoroush, Somayeh
    Reshadi, Midia
    [J]. 2013 NORCHIP, 2013,
  • [35] Low Power Low Latency Floorplan-aware Path Synthesis in Application-Specific Network-on-Chip Design
    Mukherjee, Priyajit
    Chattopadhyay, Santanu
    [J]. INTEGRATION-THE VLSI JOURNAL, 2017, 58 : 167 - 188
  • [36] Congestion-aware core mapping for Network-on-Chip based systems using betweenness centrality
    Maqsood, Tahir
    Bilal, Kashif
    Madani, Sajjad A.
    [J]. FUTURE GENERATION COMPUTER SYSTEMS-THE INTERNATIONAL JOURNAL OF ESCIENCE, 2018, 82 : 459 - 471
  • [37] DICA: destination intensity and congestion-aware output selection strategy for network-on-chip systems
    Mehranzadeh, Amin
    Khademzadeh, Ahmad
    Bagherzadeh, Nader
    Reshadi, Midia
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2019, 13 (04): : 335 - 347
  • [38] Application-specific Network-on-Chip Design Space Exploration Framework for Neuromorphic Processor
    Kang, Ziyang
    Wang, Shiying
    Wang, Lei
    Li, Shiming
    Qu, Lianhua
    Shi, Wei
    Gong, Rui
    Xu, Weixia
    [J]. 17TH ACM INTERNATIONAL CONFERENCE ON COMPUTING FRONTIERS 2020 (CF 2020), 2020, : 71 - 80
  • [39] HELIX: Design and Synthesis of Hybrid Nanophotonic Application-Specific Network-On-Chip Architectures
    Bahirat, Shirish
    Pasricha, Sudeep
    [J]. PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 91 - 98
  • [40] Application-specific Network-on-Chip architecture synthesis based on set partitions and Steiner trees
    Yan, Shan
    Lin, Bill
    [J]. 2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 196 - 201