Soft error hardened latch and its estimation method

被引:6
|
作者
Uemura, Taiki [1 ]
Tanabe, Ryo [1 ]
Tosaka, Yoshiharu [1 ]
Satoh, Shigeo [1 ]
机构
[1] Fujitsu Labs Ltd, Tokyo 1970833, Japan
关键词
soft error; flip-flop; latch; radiation; neutron; alpha;
D O I
10.1143/JJAP.47.2736
中图分类号
O59 [应用物理学];
学科分类号
摘要
We propose soft error robust latches which have multi storage nodes and present their efficiencies. The key technology of the latch is a feedback loop circuit with a data node and four gates. We also discuss a method of soft error estimation in robust circuits in this paper. The soft error immunity of this feedback loop circuit is estimated by circuit simulations with two models. The soft error immunity of the latch is estimated by device simulation more accurately. By these precise simulations, the latch is proven to be highly tolerant to soft errors. In addition, the latch protects from not only retention data upset but also transient noise releasing. The latch provides high immunity against all soft error problems with a simple circuit. It is easy to apply the latch technique to various latches, such as single latches, scan latches, and flip-flops.
引用
收藏
页码:2736 / 2741
页数:6
相关论文
共 50 条
  • [41] A New Soft-Error Resilient Voltage-Mode Quaternary Latch
    Rhod, Eduardo
    Sterpone, Luca
    Carro, Luigi
    2010 IEEE 25TH INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS (DFT 2010), 2010, : 200 - 208
  • [42] A Soft-Error-Immune Quadruple-Node-Upset Tolerant Latch
    Huang, Zhengfeng
    Duan, Lanxi
    Zhang, Yan
    Ni, Tianming
    Yan, Aibin
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 2023, 59 (03) : 2621 - 2632
  • [43] Novel transient fault hardened static latch
    Omaña, M
    Rossi, D
    Metra, C
    INTERNATIONAL TEST CONFERENCE 2003, PROCEEDINGS, 2003, : 886 - 892
  • [44] Double Node Upsets Hardened Latch Circuits
    Yuanqing Li
    Haibin Wang
    Suying Yao
    Xi Yan
    Zhiyuan Gao
    Jiangtao Xu
    Journal of Electronic Testing, 2015, 31 : 537 - 548
  • [45] Double Node Upsets Hardened Latch Circuits
    Li, Yuanqing
    Wang, Haibin
    Yao, Suying
    Yan, Xi
    Gao, Zhiyuan
    Xu, Jiangtao
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2015, 31 (5-6): : 537 - 548
  • [46] A SOFT ERROR TOLERANT 12T HARDENED MEMORY CELL
    Sindhu, R. Devi
    Jayanthi, S.
    PROCEEDINGS OF THE 10TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO'16), 2016,
  • [47] Soft Error Hardened Symmetric SRAM Cell with High Read Stability
    Ahmad, Sayeed
    Alam, Naushad
    Hasan, Mohd.
    PROCEEDINGS OF THE 2017 INTERNATIONAL CONFERENCE ON MULTIMEDIA, SIGNAL PROCESSING AND COMMUNICATION TECHNOLOGIES (IMPACT), 2017, : 189 - 193
  • [48] The Impact of Production Defects on the Soft-Error Tolerance of Hardened Latches
    Holst, Stefan
    Ma, Ruijun
    Wen, Xiaoqing
    2018 23RD IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2018,
  • [49] Soft Error Tolerance of Power-Supply-Noise Hardened Latches
    Miura, Yukiya
    Kinoshita, Yuya
    2020 26TH IEEE INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS 2020), 2020,
  • [50] Radiation Hardened Click Controllers for Soft Error Resilient Asynchronous Architectures
    Kuentzer, Felipe A.
    Herrera, Moises
    Schrape, Oliver
    Beerel, Peter A.
    Krstic, Milos
    2020 26TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS ASYNC 2020, 2020, : 78 - 85