Soft error hardened latch and its estimation method

被引:6
|
作者
Uemura, Taiki [1 ]
Tanabe, Ryo [1 ]
Tosaka, Yoshiharu [1 ]
Satoh, Shigeo [1 ]
机构
[1] Fujitsu Labs Ltd, Tokyo 1970833, Japan
关键词
soft error; flip-flop; latch; radiation; neutron; alpha;
D O I
10.1143/JJAP.47.2736
中图分类号
O59 [应用物理学];
学科分类号
摘要
We propose soft error robust latches which have multi storage nodes and present their efficiencies. The key technology of the latch is a feedback loop circuit with a data node and four gates. We also discuss a method of soft error estimation in robust circuits in this paper. The soft error immunity of this feedback loop circuit is estimated by circuit simulations with two models. The soft error immunity of the latch is estimated by device simulation more accurately. By these precise simulations, the latch is proven to be highly tolerant to soft errors. In addition, the latch protects from not only retention data upset but also transient noise releasing. The latch provides high immunity against all soft error problems with a simple circuit. It is easy to apply the latch technique to various latches, such as single latches, scan latches, and flip-flops.
引用
收藏
页码:2736 / 2741
页数:6
相关论文
共 50 条
  • [21] A Fast Soft Bit Error Rate Estimation Method
    Samir Saoudi
    Thomas Derham
    Tarik Ait-Idir
    Patrice Coupe
    EURASIP Journal on Wireless Communications and Networking, 2010
  • [22] Chip-level soft error estimation method
    Nguyen, HT
    Yagil, Y
    Seifert, N
    Reitsma, M
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2005, 5 (03) : 365 - 381
  • [23] A Soft Error Tolerance Estimation Method for Sequential Circuits
    Yoshimura, Masayoshi
    Akamine, Yusuke
    Matsunaga, Yusuke
    2011 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2011, : 268 - 276
  • [24] Technological trends of soft error estimation based on accurate estimation method
    Tosaka, Yoshiharu
    Takasu, Ryozo
    Ehara, Hiedo
    Uemura, Taiki
    Oka, Hideki
    Satoh, Shigeo
    Matsuoka, Nobuyuki
    Hatanaka, Kichiji
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2006, 45 (4 B): : 3185 - 3188
  • [25] Technological trends of soft error estimation based on accurate estimation method
    Tosaka, Yoshiharu
    Takasu, Ryozo
    Ehara, Hiedo
    Uemura, Taiki
    Oka, Hideki
    Satoh, Shigeo
    Matsuoka, Nobuyuki
    Hatanaka, Kichiji
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2006, 45 (4B): : 3185 - 3188
  • [26] Soft Error Tolerant Latch Designs with Low Power Consumption
    Tajima, Saki
    Togawa, Nozomu
    Yanagisawa, Masao
    Shi, Youhua
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 52 - 55
  • [27] A low-power soft error tolerant latch scheme
    Tajima, Saki
    Shi, Youhua
    Togawa, Nozomu
    Yanagisawa, Masao
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [28] Soft Error Hardened FF Capable of Detecting Wide Error Pulse
    Ruan, Shuangyu
    Namba, Kazuteru
    Ito, Hideo
    23RD IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2008, : 272 - 280
  • [29] Soft Error Masking Latch for Sub-Threshold Voltage Operation
    Choi, Yongsuk
    Kim, Yong-Bin
    Lombardi, Fabrizio
    2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 25 - 28
  • [30] A novel radiation hardened by design latch
    黄正峰
    梁华国
    半导体学报, 2009, 30 (03) : 118 - 121