A balanced clock network design algorithm for clock delay, skew, and power optimization with slew rate constraint

被引:0
|
作者
Sulaiman, MS [1 ]
机构
[1] Multimedia Univ, Fac Engn, Cyberjaya 63100, Selangor, Malaysia
关键词
high performance; IC design; low power design;
D O I
10.1109/SMELEC.2002.1217776
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A heuristic algorithm for optimized clock network design is presented. The algorithms for optimization of clock skew, delay, and power considering slew rate constraint for a balanced IC clock tree are implemented using a modified method of cautious approach. Algorithms developed are verified with the model of a real chip, i.e. post layout model of an FPGA chip. HSpice simulations at 115degreesC, with CMOS 0.35 mum models and parameters show. a 60% reduction in the clock slew rate and a 23% improvement in the power dissipation when compared to. the results of the initial, unoptimized chip.
引用
收藏
页码:62 / 66
页数:5
相关论文
共 50 条
  • [21] A fast delay analysis algorithm for the hybrid structured clock network
    Zou, Y
    Cai, YC
    Zhou, Q
    Hong, XL
    Tan, SXD
    IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2004, : 344 - 349
  • [22] An Optimal Algorithm of Adjustable Delay Buffer Insertion for Solving Clock Skew Variation Problem
    Kim, Juyeon
    Joo, Deokjin
    Kim, Taewhan
    2013 50TH ACM / EDAC / IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2013,
  • [23] Useful-Skew Clock Optimization for Multi-Power Mode Designs
    Chou, Hsuan-Ming
    Yu, Hao
    Chang, Shih-Chieh
    2011 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2011, : 647 - 650
  • [24] Design and Optimization of Multiple-Mesh Clock Network
    Jung, Jinwook
    Lee, Dongsoo
    Shin, Youngsoo
    VLSI-SOC: INTERNET OF THINGS FOUNDATIONS, 2015, 464 : 39 - 57
  • [25] Design and Optimization of Multiple-Mesh Clock Network
    Jung, Jinwook
    Lee, Dongsoo
    Shin, Youngsoo
    2015 IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2015,
  • [26] Clock skew verification in the presence of IR-drop in the power distribution network
    Saleh, R
    Hussain, SZ
    Rochel, S
    Overhauser, D
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (06) : 635 - 644
  • [27] Useful-skew clock routing with gate sizing for low power design
    Xi, JGF
    Dai, WWM
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1997, 16 (2-3): : 163 - 179
  • [28] Useful-skew clock routing with gate sizing for low power design
    Xi, JG
    Dai, WWM
    33RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 1996, 1996, : 383 - 388
  • [29] Useful-Skew Clock Routing with Gate Sizing for Low Power Design
    Joe Gufeng Xi
    Wayne Wei-Ming Dai
    Journal of VLSI signal processing systems for signal, image and video technology, 1997, 16 : 163 - 179
  • [30] Optimal clock skew scheduling and topology design tolerant to delay uncertainty using genetic algorithms
    Hashemi, S.
    Masoumi, N.
    Lucas, C.
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, : 508 - +