CAD methodology for analog static CMOS design automation

被引:0
|
作者
Rudolff, Francois [1 ]
Kussener, Edith [1 ]
Bracmard, Gaeetan [2 ]
机构
[1] ISEN Toulon, CNRS, UMR 6137, L2MP, Maison Technol Pl G Pompidou, F-83000 Toulon, France
[2] ATML Rousset, Zone Ind, F-13106 Rousset, France
关键词
D O I
10.1109/ICECS.2007.4511132
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The computer-aided design (CAD) methodology proposed in this paper, automates analog static CMOS design. This methodology is based on the EKV model which is continuous over the inversion range. This methodology provides accurate description of current drain (error < 10%) with integration of second order effects in charts for simplicity. It explores the whole solution space. Thus, circuits are sized without inversion level constraint and can be optimized unambiguously for given design requirements and given technology. The methodology is illustrated on a classic self-biased compact current reference. The circuit is optimized in supply voltage. The simulation in 0.15 mu m technology gives a minimum supply voltage of 800mV for a current target of 50nA with 10% accuracy.
引用
收藏
页码:882 / +
页数:2
相关论文
共 50 条
  • [41] Analog design methodology using MATLAB
    Mahmoud, N
    Dessouky, M
    ICEEC'04: 2004 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONIC AND COMPUTER ENGINEERING, PROCEEDINGS, 2004, : 465 - 468
  • [42] DESIGN METHODOLOGY FOR ANALOG MONOLITHIC CIRCUITS
    HOSTICKA, BJ
    BROCKHERDE, W
    KLINKE, R
    KOKOZINSKI, R
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 1994, 41 (05) : 387 - 394
  • [43] Spicedim - A CAD Tool for Supporting Circuit Sizing of Analog CMOS Circuits
    Batas, Daniel
    Knaak, Stefan
    Fiedler, Horst
    2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, : 351 - 354
  • [45] Understand design drawbacks in analog CMOS SOI
    不详
    MICROWAVES & RF, 1999, 38 (09) : 56 - 56
  • [46] CMOS technology characterization for analog and RF design
    Razavi, B
    IEEE 1998 CUSTOM INTEGRATED CIRCUITS CONFERENCE - PROCEEDINGS, 1998, : 23 - 30
  • [47] CMOS technology characterization for analog and RF design
    Razavi, B
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (03) : 268 - 276
  • [48] CMOS technology characterization for analog and RF design
    Univ of California, Los Angeles, United States
    IEEE J Solid State Circuits, 3 (268-276):
  • [49] The utility of the composite cascode in analog CMOS design
    Comer, DJ
    Comer, DT
    Petrie, CS
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2004, 91 (08) : 491 - 502
  • [50] Advanced Physical Design in Nanoscale Analog CMOS
    Lewyn, Lanny L.
    ANALOG CIRCUIT DESIGN: ROBUST DESIGN, SIGMA DELTA CONVERTERS, RFID, 2011, : 35 - 51