CAD methodology for analog static CMOS design automation

被引:0
|
作者
Rudolff, Francois [1 ]
Kussener, Edith [1 ]
Bracmard, Gaeetan [2 ]
机构
[1] ISEN Toulon, CNRS, UMR 6137, L2MP, Maison Technol Pl G Pompidou, F-83000 Toulon, France
[2] ATML Rousset, Zone Ind, F-13106 Rousset, France
关键词
D O I
10.1109/ICECS.2007.4511132
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The computer-aided design (CAD) methodology proposed in this paper, automates analog static CMOS design. This methodology is based on the EKV model which is continuous over the inversion range. This methodology provides accurate description of current drain (error < 10%) with integration of second order effects in charts for simplicity. It explores the whole solution space. Thus, circuits are sized without inversion level constraint and can be optimized unambiguously for given design requirements and given technology. The methodology is illustrated on a classic self-biased compact current reference. The circuit is optimized in supply voltage. The simulation in 0.15 mu m technology gives a minimum supply voltage of 800mV for a current target of 50nA with 10% accuracy.
引用
收藏
页码:882 / +
页数:2
相关论文
共 50 条
  • [11] Design automation and CAD corner
    Vouvakis, Marinos
    IEEE ANTENNAS AND PROPAGATION MAGAZINE, 2008, 50 (03) : 226 - 227
  • [12] Analog Circuit Design Automation via Sequential RL Agents and Gm/ID Methodology
    Hong, Sungweon
    Tae, Yunseob
    Lee, Dongjun
    Park, Gijin
    Lim, Jaemyung
    Cho, Kyungjun
    Jeong, Chunseok
    Park, Myeong-Jae
    Hong, Songnam
    Han, Jaeduk
    IEEE ACCESS, 2024, 12 : 104473 - 104489
  • [13] On Chip Reconfigurable CMOS Analog Circuit Design and Automation Against Aging Phenomena: Sense and React
    Afacan, Engin
    Dundar, Gunhan
    Baskaya, Faik
    Pusane, Ali Emre
    Yelten, Mustafa Berke
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2019, 24 (04)
  • [14] RSFQ-asynchronous timing (RSFQ-AT): A new design methodology for implementation in CAD automation
    Gerber, HR
    Fourie, CJ
    Perold, WJ
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2005, 15 (02) : 272 - 275
  • [15] Design Automation for Cryogenic CMOS Circuits
    van Santen, Victor M.
    Walter, Marcel
    Klemme, Florian
    Parihar, Shivendra Singh
    Pahwa, Girish
    Chauhan, Yogesh S.
    Wille, Robert
    Amrouch, Hussam
    2023 60TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, DAC, 2023,
  • [16] A CAD methodology for switched current analog IP cores
    Wilcock, R
    Al-Hashimi, B
    ETFA 2003: IEEE CONFERENCE ON EMERGING TECHNOLOGIES AND FACTORY AUTOMATION, VOL 1, PROCEEDINGS, 2003, : 434 - 437
  • [17] CAD, CMOS, AND VLSI ARE CHANGING ANALOG WORLD ANALOG CHIPS FOLLOW IN DIGITALS FOOTSTEPS
    COLE, BC
    ELECTRONICS, 1985, 58 (51): : 35 - 39
  • [18] Analog CMOS Design in Nanometer Regime
    Sharroush, Sherif M.
    JORDAN JOURNAL OF ELECTRICAL ENGINEERING, 2024, 10 (04): : 563 - 593
  • [19] Tradeoffs and optimization in analog CMOS design
    Binkley, D. M.
    MIXDES 2007: PROCEEDINGS OF THE 14TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS:, 2007, : 47 - 60
  • [20] CMOS analog design for wireless communication
    Liberali, V
    Trucco, G
    2004 24TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, VOLS 1 AND 2, 2004, : 535 - 542