CAD methodology for analog static CMOS design automation

被引:0
|
作者
Rudolff, Francois [1 ]
Kussener, Edith [1 ]
Bracmard, Gaeetan [2 ]
机构
[1] ISEN Toulon, CNRS, UMR 6137, L2MP, Maison Technol Pl G Pompidou, F-83000 Toulon, France
[2] ATML Rousset, Zone Ind, F-13106 Rousset, France
关键词
D O I
10.1109/ICECS.2007.4511132
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The computer-aided design (CAD) methodology proposed in this paper, automates analog static CMOS design. This methodology is based on the EKV model which is continuous over the inversion range. This methodology provides accurate description of current drain (error < 10%) with integration of second order effects in charts for simplicity. It explores the whole solution space. Thus, circuits are sized without inversion level constraint and can be optimized unambiguously for given design requirements and given technology. The methodology is illustrated on a classic self-biased compact current reference. The circuit is optimized in supply voltage. The simulation in 0.15 mu m technology gives a minimum supply voltage of 800mV for a current target of 50nA with 10% accuracy.
引用
收藏
页码:882 / +
页数:2
相关论文
共 50 条
  • [1] A CAD methodology for optimizing transistor current and sizing in analog CMOS design
    Binkley, DM
    Hopper, CE
    Tucker, SD
    Moss, BC
    Rochelle, JM
    Foty, DP
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (02) : 225 - 237
  • [2] Design automation methodology and rf/analog modeling for rf CMOS and SiGeBiCMOS technologies
    Harame, DL
    Newton, KM
    Singh, R
    Sweeney, SL
    Strang, SE
    Johnson, JB
    Parker, SM
    Dickey, CE
    Erturk, M
    Schulberg, GJ
    Jordan, DL
    Sheridan, DC
    Keene, MP
    Boquet, J
    Groves, RA
    Kumar, M
    Herman, DA
    Meyerson, BS
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2003, 47 (2-3) : 139 - 175
  • [3] Design automation methodology and rf/analog modeling for rf CMOS and SiGe BiCMOS technologies
    Harame, D.L. (dharame@us.ibm.com), 1600, IBM Corporation (47): : 2 - 3
  • [4] ASLIC: A low power CMOS analog circuit design automation
    Lee, J
    Kim, YB
    6TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2005, : 470 - 475
  • [5] ASLIC: A low power CMOS analog circuit design automation
    Lee, Jihyun
    Kim, Yong-Bin
    INTEGRATION-THE VLSI JOURNAL, 2006, 39 (03) : 157 - 181
  • [6] Design automation methodology for analog IC design matching designers approach
    Neves, G
    Barros, M
    Guilherme, J
    Horta, N
    ISSCS 2005: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS, 2005, : 549 - 552
  • [7] Static design methodology dedicated to low power analog circuits
    Rudolff, F
    Guigues, F
    Kussener, E
    MICROELECTRONICS: DESIGN, TECHNOLOGY, AND PACKAGING II, 2006, 6035
  • [8] CAD - DESIGN AUTOMATION
    MURPHY, EE
    WERNER, KI
    IEEE SPECTRUM, 1988, 25 (01) : 35 - &
  • [9] Resizing methodology for CMOS analog circuits
    Levi, Timothee
    Tomas, Jean
    Lewis, Noeelle
    Fouillat, Pascal
    VLSI CIRCUITS AND SYSTEMS III, 2007, 6590
  • [10] A CMOS Resizing Methodology for Analog Circuits
    Levi, Timothee
    Tomas, Jean
    Lewis, Noelle
    Fouillat, Pascal
    IEEE DESIGN & TEST OF COMPUTERS, 2009, 26 (01): : 78 - 86