A 10b 1GS/s Inverter-Based Pipeline ADC in 65nm CMOS

被引:0
|
作者
Sundstrom, Timmy [1 ]
Asli, Javad Bagheri [2 ]
Svensson, Christer [2 ]
Alvandpour, Atila [2 ]
机构
[1] SAAB AB, Linkoping, Sweden
[2] Linkoping Univ, Linkoping, Sweden
关键词
Analog to digital converter; inverter-based amplifier; pipeline; single-channel; radix correction; binary-weighted capacitor chain; 10-BIT; SNDR;
D O I
10.1109/norcas51424.2020.9264994
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a pipeline analog-to-digital converter achieving 7.7 ENOB at 1.0 GS/s. A single-stage inverter-based amplifier is used with asymmetrical biasing of the pMOS and nMOS transistors and digitally controlled binary-weighted assisted capacitor chain for calibration in the gain stage. It results in an increased closed-loop linearity and a THD of -53.1 dB while allowing symmetrical layout, transconductances, and parasitic effects. With the amplifier in a switched-capacitor configuration, the optimal bias point can be maintained throughout the input range, which minimizes the power overhead of the MDAC. Calibration of the stage gain is digitally controlled through binary-weighted capacitor chain at gate of transistors which makes the power consumption of gain stage correction be avoided in digital domain. With a core power dissipation of 47.5 mW and an FoM of 0.355 pJ/conv-step, high sample rate is achieved in a medium resolution pipeline ADC without compromising the energy efficiency.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] A 12Bit 800MS/s time-interleaving pipeline ADC in 65nm CMOS
    Ni, Meng
    Li, Fule
    Zhou, Jia
    Wang, Zhijun
    Zhang, Chun
    Tang, Xian
    Wang, Zhihua
    2016 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2016, : 391 - 394
  • [22] VCO-Based ADC With Digital Background Calibration in 65nm CMOS
    Li, Sulin
    Gong, Jianping
    McNeill, John A.
    2018 16TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2018, : 195 - 199
  • [23] A 2.4 GS/s, Single-Channel, 31.3 dB SNDR at Nyquist, Pipeline ADC in 65 nm CMOS
    Sundstrom, Timmy
    Svensson, Christer
    Alvandpour, Atila
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (07) : 1575 - 1584
  • [24] A 1GS/s 10b 18.9mW Time-Interleaved SAR ADC with Background Timing-Skew Calibration
    Lee, Sunghyuk
    Chandrakasan, Anantha P.
    Lee, Hae-Seung
    2014 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2014, 57 : 384 - +
  • [25] A 5-bit 1.25GS/s 4.7mW Delay-Based Pipelined ADC in 65nm CMOS
    Mesgarani, A.
    Fu, H. P.
    Yan, M.
    Tekin, A.
    Yu, H.
    Ay, S. U.
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 2018 - 2021
  • [26] A Digitally-Calibrated 10GS/s Reconfigurable Flash ADC in 65-nm CMOS
    Yousry, Ramy
    Park, Henry
    Chen, E-Hung
    Yang, Chih-Kong Ken
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 2444 - 2447
  • [27] A 5GS/s 10b 76mW Time-interleaved SAR ADC in 28nm CMOS
    Fang, Jie
    Thirunakkarasu, Shankar
    Yu, Xuefeng
    Silva-Rivas, Fabian
    Kim, Kwang Young
    Zhang, Chaoming
    Singor, Frank
    2015 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2015,
  • [28] A 9-bit 1Gs/s CMOS folding ADC implementation using TIQ based flash ADC cores
    Aytar, O.
    Tangel, A.
    Dundar, G.
    MIXDES 2008: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, : 159 - +
  • [29] A 7GS/s Complete-DDFS-Solution in 65nm CMOS
    Alonso, Abdel Martinez
    Miyahara, Masaya
    Matsuzawa, Akira
    IEICE TRANSACTIONS ON ELECTRONICS, 2018, E101C (04): : 206 - 217
  • [30] A 7.5 GS/s flash ADC and a 10.24 GS/s time-interleaved ADC for backplane receivers in 65 nm CMOS
    Hayun Chung
    Zeynep Toprak Deniz
    Alexander Rylyakov
    John Bulzacchelli
    Daniel Friedman
    Gu-Yeon Wei
    Analog Integrated Circuits and Signal Processing, 2015, 85 : 299 - 310