A 10b 1GS/s Inverter-Based Pipeline ADC in 65nm CMOS

被引:0
|
作者
Sundstrom, Timmy [1 ]
Asli, Javad Bagheri [2 ]
Svensson, Christer [2 ]
Alvandpour, Atila [2 ]
机构
[1] SAAB AB, Linkoping, Sweden
[2] Linkoping Univ, Linkoping, Sweden
关键词
Analog to digital converter; inverter-based amplifier; pipeline; single-channel; radix correction; binary-weighted capacitor chain; 10-BIT; SNDR;
D O I
10.1109/norcas51424.2020.9264994
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a pipeline analog-to-digital converter achieving 7.7 ENOB at 1.0 GS/s. A single-stage inverter-based amplifier is used with asymmetrical biasing of the pMOS and nMOS transistors and digitally controlled binary-weighted assisted capacitor chain for calibration in the gain stage. It results in an increased closed-loop linearity and a THD of -53.1 dB while allowing symmetrical layout, transconductances, and parasitic effects. With the amplifier in a switched-capacitor configuration, the optimal bias point can be maintained throughout the input range, which minimizes the power overhead of the MDAC. Calibration of the stage gain is digitally controlled through binary-weighted capacitor chain at gate of transistors which makes the power consumption of gain stage correction be avoided in digital domain. With a core power dissipation of 47.5 mW and an FoM of 0.355 pJ/conv-step, high sample rate is achieved in a medium resolution pipeline ADC without compromising the energy efficiency.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] A 7.5 GS/s flash ADC and a 10.24 GS/s time-interleaved ADC for backplane receivers in 65 nm CMOS
    Chung, Hayun
    Deniz, Zeynep Toprak
    Rylyakov, Alexander
    Bulzacchelli, John
    Friedman, Daniel
    Wei, Gu-Yeon
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 85 (02) : 299 - 310
  • [32] A 1.0V 40mW 10b 100MS/s Pipeline ADC in 90nm CMOS
    Ishii, H
    Tanabe, K
    Iida, T
    CICC: PROCEEDINGS OF THE IEEE 2005 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2005, : 395 - 398
  • [33] A 4GS/s Time-Interleaved RF ADC in 65nm CMOS with 4GHz Input Bandwidth
    Straayer, Matt
    Bales, Jim
    Birdsall, Dwight
    Daly, Denis
    Elliott, Phillip
    Foley, Bill
    Mason, Roy
    Singh, Vikas
    Wang, Xuejin
    2016 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2016, 59 : 464 - U653
  • [34] A Differential Inverter-based Switched-Capacitor Oscillator in 65 nm CMOS Technology
    Wang, Peng
    Csaba, Gyorgy
    Porod, Wolfgang
    Ytterdal, Trond
    2015 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN (ECCTD), 2015, : 296 - 299
  • [35] A 10-bit 150MS/s SAR ADC with Parallel Segmented DAC in 65nm CMOS
    Wang, Xiaoyang
    Li, Qiang
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 309 - 312
  • [36] A 1GS/s 6-to-8b 0.5mW/Qubit Cryo-CMOS SAR ADC for Quantum Computing in 40nm CMOS
    Kiene, Gerd
    Catania, Alessandro
    Overwater, Ramon
    Bruschi, Paolo
    Charbon, Edoardo
    Babaie, Masoud
    Sebastiano, Fabio
    2021 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2021, 64 : 214 - +
  • [37] A Low Voltage Inverter-Based Continuous-Time Sigma Delta Analog-to-Digital Converter in 65nm CMOS Technology
    Essawy, A.
    Ismail, A.
    2014 IEEE FAIBLE TENSION FAIBLE CONSOMMATION (FTFC), 2014,
  • [38] A 8-Bit 1-GS/s Subranged ADC in 65-nm CMOS Process
    Chen, Hsin-Liang
    Yang, Shu-Chuan
    2015 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS), 2015, : 40 - 43
  • [39] A 2.6GS/s Spectrometer System in 65nm CMOS for Spaceborne Telescopic Sensing
    Zhang, Yan
    Kim, Yanghyo
    Tang, Adrian
    Kawamura, Jon
    Reck, Theodore
    Chang, M. -C. Frank
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [40] A 9b 100MS/s 1.46mW SAR ADC in 65nm CMOS
    Chen, Yanfei
    Tsukamoto, Sanroku
    Kuroda, Tadahiro
    2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2009, : 145 - 148