A 7GS/s Complete-DDFS-Solution in 65nm CMOS

被引:1
|
作者
Alonso, Abdel Martinez [1 ]
Miyahara, Masaya [1 ]
Matsuzawa, Akira [1 ]
机构
[1] Tokyo Inst Technol, Dept Elect & Elect Engn, Tokyo 1528552, Japan
来源
IEICE TRANSACTIONS ON ELECTRONICS | 2018年 / E101C卷 / 04期
关键词
complete-DDFS-solution; high-speed DDFS; CMOS; RDAC; RSTC-DEM; rail-to-rail operation; two-times interleaved; DIRECT DIGITAL SYNTHESIZER; FREQUENCY-SYNTHESIZER; CLOCK FREQUENCY; DAC; BANDWIDTH;
D O I
10.1587/transele.E101.C.206
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 7GS/s complete-DDFS-solution featuring a two-times interleaved RDAC with 1.2Vpp-diff output swing was fabricated in 65nm CMOS. The frequency tuning and amplitude resolutions are 24-bits and 10-bits respectively. The RDAC includes a mixed-signal, high-speed architecture for random swapping thermometer coding dynamic element matching that improves the narrowband SFDR up to 8dB for output frequencies below 1.85GHz. The proposed techniques enable a 7 GS/s operation with a spurious-free dynamic range better than 32dBc over the full Nyquist bandwidth. The worst case narrowband SFDR is 42dBc. This system consumes 87.9mW/(GS/s) from a 1.2V power supply when the RSTC-DEM method is enabled, resulting in a FoM of 458.9GS/s . 2((SFDR/6))/W. A proof-of-concept chip with an active area of only 0.22mm(2) was measured in prototypes encapsulated in a 144-pins low profile quad flat package.
引用
收藏
页码:206 / 217
页数:12
相关论文
共 50 条
  • [1] A 7GS/s Direct Digital Frequency Synthesizer with a Two-Times Interleaved RDAC in 65nm CMOS
    Alonso, Abdel Martinez
    Miyahara, Masaya
    Matsuzawa, Akira
    ESSCIRC 2017 - 43RD IEEE EUROPEAN SOLID STATE CIRCUITS CONFERENCE, 2017, : 151 - 154
  • [2] A High-Speed DDFS MMIC with Frequency, Phase and Amplitude Modulations in 65nm CMOS
    Alonso, Abdel Martinez
    Miyahara, Masaya
    Matsuzawa, Akira
    2017 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2017, : 181 - 184
  • [3] A 2.6GS/s Spectrometer System in 65nm CMOS for Spaceborne Telescopic Sensing
    Zhang, Yan
    Kim, Yanghyo
    Tang, Adrian
    Kawamura, Jon
    Reck, Theodore
    Chang, M. -C. Frank
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [4] 1.2 GS/s Hadamard Transform Front-End For Compressive Sensing in 65nm CMOS
    Khan, Osama U.
    Wentzloff, David D.
    2013 IEEE RADIO AND WIRELESS SYMPOSIUM (RWS), 2013, : 181 - 183
  • [5] European 65nm CMOS disclosed
    不详
    ELECTRONICS WORLD, 2003, 109 (1812): : 8 - 8
  • [6] A bandgap reference in 65nm CMOS
    Zhang Jun-an
    Li Guang-jun
    Yan Bo
    Luo Pu
    Yang Yu-jun
    Zhang Rui-tao
    Li Xi
    7TH IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC) 2016, 2016,
  • [7] An 8GS/s 6-bit Current Steering DAC in 65nm CMOS Technology
    Wu Xiong
    Li Wenyuan
    Sun Chuyang
    2014 INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR COMMUNICATIONS (ATC), 2014, : 491 - 493
  • [8] An 11b 3.6GS/s Time-Interleaved SAR ADC in 65nm CMOS
    Janssen, Erwin
    Doris, Kostas
    Zanikopoulos, Athon
    Murroni, Alessandro
    van der Weide, Gerard
    Lin, Yu
    Alvado, Ludo
    Darthenay, Frederic
    Fregeais, Yannick
    2013 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2013, 56 : 464 - U665
  • [9] A 10b 1GS/s Inverter-Based Pipeline ADC in 65nm CMOS
    Sundstrom, Timmy
    Asli, Javad Bagheri
    Svensson, Christer
    Alvandpour, Atila
    2020 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS), 2020,
  • [10] A 2 GS/s 118 mW Digital-Mapping Direct Digital Frequency Synthesizer in 65nm CMOS
    Alonso, Abdel Martinez
    Yuan, Xia
    Miyahara, Masaya
    Matsuzawa, Akira
    2017 12TH EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC), 2017, : 228 - 231