Fast-locking integer/fractional-N hybrid PLL frequency synthesizer

被引:0
|
作者
Woo, Kyoungho [1 ]
Ham, Donhee [1 ]
机构
[1] Harvard Univ, Elect Engn, Cambridge, MA 02138 USA
关键词
phase-locked loops; frequency synthesizers; integer-N PLLs; fractional-N PLLs; fast locking;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper introduces a new frequency synthesizer architecture that operates in a classical (no high-order EA modulator) fractional-N mode with a wide loop bandwidth in transient and in an integer-N mode with a narrow loop bandwidth in steady state. This unique hybrid operation is executed via simple reconfiguration of frequency dividers and loop filters in the same loop. The hybrid nature of the PLL allows for fast settling and design simplicity simultaneously, and also permits the loop bandwidth switching with the same charge pump current, all of which have been historically a significant hurdle. Behavioral simulations confirm the validity of the proposed approach.
引用
收藏
页码:674 / +
页数:2
相关论文
共 50 条
  • [31] A fractional spur suppression technique in the fractional-N frequency synthesizer
    Shui-long Huang
    Hai-ying Zhang
    Analog Integrated Circuits and Signal Processing, 2011, 66 : 455 - 458
  • [32] A self-tuning adaptive 1.9GHz fractional-N/integer frequency synthesizer
    Huang, Shui-Long
    Wang, Zhi-Hua
    Ma, Huai-Nan
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2006, 34 (05): : 769 - 773
  • [33] Design of Fractional-N Frequency Synthesizer for FSK Transceiver
    Li, Ming
    Wan, Peiyuan
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 1425 - 1427
  • [34] Behavioral modeling and simulation of fractional-N frequency synthesizer
    Shuilong Huang
    Zhihua Wang
    Analog Integrated Circuits and Signal Processing, 2009, 59 : 317 - 323
  • [35] Behavioral modeling and simulation of fractional-N frequency synthesizer
    Huang, Shuilong
    Wang, Zhihua
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2009, 59 (03) : 317 - 323
  • [36] A constant loop bandwidth in delta sigma fractional-N PLL frequency synthesizer with phase noise cancellation
    Hati, Manas Kumar
    Bhattacharyya, Tarun Kanti
    INTEGRATION-THE VLSI JOURNAL, 2019, 65 : 175 - 188
  • [37] A hybrid fractional-N synthesizer for direct modulation applications
    Dell'Aera, Seste
    Riley, Tom
    Applied Microwave and Wireless, 2002, 14 (07): : 38 - 39
  • [38] A low spur fractional-N frequency synthesizer architecture
    Kratyuk, V
    Hanumolu, PK
    Moon, UK
    Mayaram, K
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2807 - 2810
  • [39] A 6 GHz dual fractional-N frequency synthesizer
    不详
    MICROWAVE JOURNAL, 2000, 43 (10) : 184 - +
  • [40] Modeling and simulation to the design of ΣΔ fractional-N frequency synthesizer
    Huang, Shuilong
    Ma, Huainan
    Wang, Zhihua
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 291 - +