Behavioral modeling and simulation of fractional-N frequency synthesizer

被引:0
|
作者
Shuilong Huang
Zhihua Wang
机构
[1] Tsinghua University,Department of Electronics
关键词
Frequency synthesizer; Jitter; VeriloaA/Verilog;
D O I
暂无
中图分类号
学科分类号
摘要
A set of behavioral voltage-domain verilogA/verilog models is proposed in the paper, based on mathematical models of building blocks and some simulation strategies. The models include nonlinear effects of building blocks and can accurately predict the dynamic or stable characteristic of the closed loop. A three-order ΣΔ fractional-N PLL based frequency synthesizer with a 1.9 GHz central output frequency is implemented with the presented way. Cadence SpectreVerilog simulation results show that the behavioral modeling can provide a great speed-up over the transistor-level simulation. Correspondingly, the phase noise, spurious tones and loop locked time can also be accurately predicted, so it is helpful to optimization design based on system-level.
引用
收藏
页码:317 / 323
页数:6
相关论文
共 50 条
  • [1] Behavioral modeling and simulation of fractional-N frequency synthesizer
    Huang, Shuilong
    Wang, Zhihua
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2009, 59 (03) : 317 - 323
  • [2] Modeling and simulation to the design of ΣΔ fractional-N frequency synthesizer
    Huang, Shuilong
    Ma, Huainan
    Wang, Zhihua
    [J]. 2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 291 - +
  • [3] Behavioral modeling and simulation of jitter and phase noise in fractional-N PLL frequency synthesizer
    Mao, XJ
    Yang, HZ
    Wang, H
    [J]. BMAS 2004: IEEE INTERNATIONAL BEHAVIORAL MODELING AND SIMULATION CONFERENCE - PROCEEDINGS, 2004, : 25 - 30
  • [4] Modeling and simulation of ΔΣ fractional-N PLL frequency synthesizer in Verilog-AMS
    Ye, Zhipeng
    Chen, Wenbin
    Kennedy, Michael Peter
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2007, E90A (10) : 2141 - 2147
  • [5] A fractional-N frequency synthesizer with no fractional spurs
    Zhang, Xiaopin
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (09) : 986 - 990
  • [6] A hybrid ΔΣ fractional-N frequency synthesizer
    Riley, T
    Kostamovaara, J
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2003, 50 (04): : 176 - 180
  • [7] A new fractional-N PLL frequency synthesizer
    Sumi, Y
    Obote, S
    Fukui, Y
    Tsuda, K
    Syoubu, K
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 1997, 7 (05) : 395 - 405
  • [8] A fractional-N PLL frequency synthesizer design
    Kim, S
    Kim, Y
    [J]. Proceedings of the IEEE SoutheastCon 2004: EXCELLENCE IN ENGINEERING, SCIENCE, AND TECHNOLOGY, 2005, : 84 - 87
  • [9] A 4 GHz ΔΣ Fractional-N Frequency Synthesizer
    Rami Ahola
    Kari Halonen
    [J]. Analog Integrated Circuits and Signal Processing, 2003, 34 : 77 - 87
  • [10] A 4 GHz fractional-N frequency synthesizer
    Ahola, R
    Halonen, K
    [J]. ICECS 2000: 7TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS & SYSTEMS, VOLS I AND II, 2000, : 239 - 242