Efficient bit-serial systolic array for division over GF(2m)

被引:0
|
作者
Kim, CH [1 ]
Kwon, S [1 ]
Hong, CP [1 ]
Nam, IG [1 ]
机构
[1] Daegu Univ, Dept Comp & Informat Engn, Kyungsan 712714, Kyungbuk, South Korea
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a new bit-serial systolic array for computing division over GF(2(m)) using the standard basis representation. Based on a modified version of the binary extended GCD algorithm, we obtain a new data dependence graph (DG) and design an efficient bit-serial systolic array for division over GF(2(m)). Analysis shows that the proposed array provides a significant reduction in both chip area and computational delay time compared to previously proposed systolic arrays with the same I/O format. Furthermore, since the proposed architecture does not restrict the choice of irreducible polynomials and has a unidirectional data flow and regularity, it is well suited for division circuit of elliptic curve cryptosystems (ECC).
引用
下载
收藏
页码:252 / 255
页数:4
相关论文
共 50 条
  • [31] Bit-serial multiplication in GF(2m) using irreducible all-one polynomials
    Fenn, STJ
    Parker, MG
    Benaissa, M
    Taylor, D
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1997, 144 (06): : 391 - 393
  • [32] BIT-LEVEL SYSTOLIC ARRAY FOR FAST EXPONENTIATION IN GF(2M)
    WANG, CL
    IEEE TRANSACTIONS ON COMPUTERS, 1994, 43 (07) : 838 - 841
  • [33] Novel digit-serial systolic array implementation of Euclid's algorithm for division in GF(2m)
    Guo, JH
    Wang, CL
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A478 - A481
  • [34] DIVISION OVER GF(2M)
    FENN, STJ
    TAYLOR, D
    BENAISSA, M
    ELECTRONICS LETTERS, 1992, 28 (24) : 2259 - 2261
  • [35] LFSR-Based Bit-Serial GF(2m) Multipliers Using Irreducible Trinomials
    Imana, Jose L.
    IEEE TRANSACTIONS ON COMPUTERS, 2021, 70 (01) : 156 - 162
  • [36] A Versatile Low Power Design of Bit-Serial Multiplier in Finite Fields GF (2m)
    Remy, M.
    Prabhu, E.
    Mangalam, H.
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,
  • [37] A novel approach for bit-serial AB2 multiplication in finite fields GF(2m)
    Jeon, Jun-Cheol
    Kim, Kee-Won
    Yoo, Kee-Young
    COMPUTERS & MATHEMATICS WITH APPLICATIONS, 2006, 51 (6-7) : 1103 - 1112
  • [38] Low complexity bit serial systolic multipliers over GF(2m) for three classes of finite fields
    Kwon, S
    INFORMATION AND COMMUNICATIONS SECURITY, PROCEEDINGS, 2002, 2513 : 209 - 216
  • [39] Compact Bit-Parallel Systolic Multiplier Over GF(2m)
    Ibrahim, Atef
    Gebali, Fayez
    Bouteraa, Yassine
    Tariq, Usman
    Ahanger, Tariq
    Alnowaiser, Khaled
    IEEE CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING, 2021, 44 (02): : 199 - 205
  • [40] Super Digit-Serial Systolic Multiplier Over GF(2m)
    Lee, Chiou-Yng
    2012 SIXTH INTERNATIONAL CONFERENCE ON GENETIC AND EVOLUTIONARY COMPUTING (ICGEC), 2012, : 509 - 513