Efficient bit-serial systolic array for division over GF(2m)

被引:0
|
作者
Kim, CH [1 ]
Kwon, S [1 ]
Hong, CP [1 ]
Nam, IG [1 ]
机构
[1] Daegu Univ, Dept Comp & Informat Engn, Kyungsan 712714, Kyungbuk, South Korea
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a new bit-serial systolic array for computing division over GF(2(m)) using the standard basis representation. Based on a modified version of the binary extended GCD algorithm, we obtain a new data dependence graph (DG) and design an efficient bit-serial systolic array for division over GF(2(m)). Analysis shows that the proposed array provides a significant reduction in both chip area and computational delay time compared to previously proposed systolic arrays with the same I/O format. Furthermore, since the proposed architecture does not restrict the choice of irreducible polynomials and has a unidirectional data flow and regularity, it is well suited for division circuit of elliptic curve cryptosystems (ECC).
引用
收藏
页码:252 / 255
页数:4
相关论文
共 50 条
  • [21] Design of High-Speed Bit-Serial Divider in GF(2m)
    Lin, Wen-Ching
    Shieh, Ming-Der
    Wu, Chien-Ming
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 713 - 716
  • [22] A new word-parallel bit-serial normal basis multiplier over GF(2m)
    Cho, Yong Suk
    Choi, Jae Yeon
    International Journal of Control and Automation, 2013, 6 (03): : 209 - 216
  • [23] An efficient parallel systolic array for AB2 over GF(2m)
    Kim, Kee-Won
    Lee, Won-Jin
    IEICE ELECTRONICS EXPRESS, 2013, 10 (20):
  • [24] Efficient Parallel and Serial Systolic Structures for Multiplication and Squaring Over GF(2m)
    Ibrahim, Atef
    CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING-REVUE CANADIENNE DE GENIE ELECTRIQUE ET INFORMATIQUE, 2019, 42 (02): : 114 - 120
  • [25] Low Complexity LFSR Based Bit-Serial Montgomery Multiplier in GF(2m)
    Wu, Huapeng
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 1962 - 1965
  • [26] A Versatile Reconfigurable Bit-Serial Multiplier Architecture in Finite Fields GF(2m)
    Nikooghadam, Morteza
    Malekian, Ehsan
    Zakerolhosseini, Ali
    ADVANCES IN COMPUTER SCIENCE AND ENGINEERING, 2008, 6 : 227 - 234
  • [27] An area-efficient bit-serial sequential polynomial basis finite field GF (2m) multiplier
    Pillutla, Siva Ramakrishna
    Boppana, Lakshmi
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2020, 114
  • [28] BIT-SERIAL SYSTOLIC DIVIDER AND MULTIPLIER FOR FINITE-FIELDS GF(2(M))
    HASAN, MA
    BHARGAVA, VK
    IEEE TRANSACTIONS ON COMPUTERS, 1992, 41 (08) : 972 - 980
  • [29] Efficient bit-parallel systolic architecture for multiplication and squaring over GF(2m)
    Kim, Kee-Won
    Kim, Seung-Hoon
    IEICE ELECTRONICS EXPRESS, 2018, 15 (02):
  • [30] An area-efficient systolic division circuit over GF(2m) for secure communication
    Wu, CH
    Wu, CM
    Shieh, MD
    Hwang, YT
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 733 - 736