Efficient bit-serial systolic array for division over GF(2m)

被引:0
|
作者
Kim, CH [1 ]
Kwon, S [1 ]
Hong, CP [1 ]
Nam, IG [1 ]
机构
[1] Daegu Univ, Dept Comp & Informat Engn, Kyungsan 712714, Kyungbuk, South Korea
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a new bit-serial systolic array for computing division over GF(2(m)) using the standard basis representation. Based on a modified version of the binary extended GCD algorithm, we obtain a new data dependence graph (DG) and design an efficient bit-serial systolic array for division over GF(2(m)). Analysis shows that the proposed array provides a significant reduction in both chip area and computational delay time compared to previously proposed systolic arrays with the same I/O format. Furthermore, since the proposed architecture does not restrict the choice of irreducible polynomials and has a unidirectional data flow and regularity, it is well suited for division circuit of elliptic curve cryptosystems (ECC).
引用
收藏
页码:252 / 255
页数:4
相关论文
共 50 条
  • [1] A NEW BIT-SERIAL SYSTOLIC MULTIPLIER OVER GF(2M)
    ZHOU, BB
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1988, 37 (06) : 749 - 751
  • [2] Low-space bit-serial systolic array architecture for interleaved multiplication over GF(2m)
    Ibrahim, Atef
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2021, 15 (03): : 223 - 229
  • [3] A new reconfigurable bit-serial systolic divider for GF(2M) and GF(P).
    Cohen, AE
    Parhi, KK
    [J]. 2005 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS 1-5: SPEECH PROCESSING, 2005, : 105 - 108
  • [4] Bit-serial AOP arithmetic architectures over GF(2m)
    Kim, HS
    Yoo, KY
    [J]. INFRASTRUCTURE SECURITY, PROCEEDINGS, 2002, 2437 : 303 - 313
  • [5] NEW BIT-SERIAL SYSTOLIC MULTIPLIER FOR GF(2M) USING IRREDUCIBLE TRINOMIALS
    DIAB, M
    POLI, A
    [J]. ELECTRONICS LETTERS, 1991, 27 (13) : 1183 - 1184
  • [6] Efficient Bit-Serial Finite Field Montgomery Multiplier in GF(2m)
    Wu, Huapeng
    [J]. 2014 4TH IEEE INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE AND TECHNOLOGY (ICIST), 2014, : 527 - 530
  • [7] Bit-serial multipliers for exponentiation and division in GF(2m) using irreducible AOP
    Hwang, YH
    Sim, SG
    Lee, PJ
    [J]. COMPUTATIONAL SCIENCE AND ITS APPLICATIONS - ICCSA 2004, PT 1, 2004, 3043 : 442 - 450
  • [8] ON BIT-SERIAL MULTIPLICATION AND DUAL BASES IN GF(2M)
    STINSON, DR
    [J]. IEEE TRANSACTIONS ON INFORMATION THEORY, 1991, 37 (06) : 1733 - 1736
  • [9] A class of unidirectional bit serial systolic architectures for multiplicative inversion and division over GF(2m)
    Daneshbeh, AK
    Hasan, MA
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2005, 54 (03) : 370 - 380
  • [10] A unidirectional bit serial systolic architecture for double-basis division over GF(2m)
    Daneshbeh, AK
    Hasan, MA
    [J]. 16TH IEEE SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 2003, : 174 - 180