Exploring Main Memory Design Based on Racetrack Memory Technology

被引:22
|
作者
Hu, Qingda [1 ]
Sung, Guangyu [2 ]
Shu, Jiwu [1 ]
Zhang, Chao [2 ]
机构
[1] Tsinghua Univ, Dept Comp Sci & Technol, Beijing, Peoples R China
[2] Peking Univ, CECA, Beijing, Peoples R China
关键词
Main Memory; Racetrack; Shifts; Performance; Energy;
D O I
10.1145/2902961.2902967
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Emerging non-volatile memories (NVMs), which include PC-RAM and STT-RAM, have been proposed to replace DRAM, mainly because they have better scalability and lower standby power. However, previous research has demonstrated that these NVMs cannot completely replace DRAM due to either lifetime/performance (PCRAM) or density (STTRAM) issues. Recently, a new type of emerging NVM, called Racetrack Memory (RM), has attracted more and more attention of memory researchers because it has ultra-high density and fast access speed without the write cycle issue. However, there lacks research on how to leverage RM for main memory. To this end, we explore main memory design based on RM technology in both circuit and architecture levels. In the circuit level, we propose the structure of the RM based main memory and investigate different design parameters. In the architecture level, we design a simple and efficient shift-sense address mapping policy to reduce 95% shift operations for performance improvement and power saving. At the same time, we analyze the efficiency of existing optimization strategies for NVM main memory. Our experiments show that RM can outperform DRAM for main memory, in respect of density, performance, and energy efficiency.
引用
收藏
页码:397 / 402
页数:6
相关论文
共 50 条
  • [1] Exploring Data Placement in Racetrack Memory based Scratchpad Memory
    Mao, Haiyu
    Zhang, Chao
    Sun, Guangyu
    Shu, Jiwu
    2015 IEEE NON-VOLATILE MEMORY SYSTEMS AND APPLICATIONS SYMPOSIUM (NVMSA), 2015,
  • [2] MAIN MEMORY TECHNOLOGY
    LALIOTIS, TA
    COMPUTER, 1973, 6 (09) : 20 - 27
  • [3] Memory on the racetrack
    Stuart Parkin
    See-Hun Yang
    Nature Nanotechnology, 2015, 10 : 195 - 198
  • [4] Racetrack memory
    Greene, Kate
    Technology Review, 2009, 112 (02) : 40 - 41
  • [5] Memory on the racetrack
    Parkin, Stuart
    Yang, See-Hun
    NATURE NANOTECHNOLOGY, 2015, 10 (03) : 195 - 198
  • [6] Magnetic Adder Based on Racetrack Memory
    Hong-Phuc Trinh
    Zhao, Weisheng
    Klein, Jacques-Olivier
    Zhang, Yue
    Ravelsona, Dafine
    Chappert, Claude
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (06) : 1469 - 1477
  • [7] Racetrack Memory Based Reconfigurable Computing
    Zhao, Weisheng
    Ben Romdhane, Nesrine
    Zhang, Yue
    Klein, Jacques-Olivier
    Ravelosona, Define
    2013 IEEE FAIBLE TENSION FAIBLE CONSOMMATION (FTFC), 2013,
  • [8] Design and Data Management for Magnetic Racetrack Memory
    Li, Bing
    Chen, Fan
    Kang, Wang
    Zhao, Weisheng
    Chen, Yiran
    Li, Hai
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [9] SMART: On Simultaneously MArching RaceTracks to Improve the Performance of RaceTrack-based Main Memory
    Peng, Xiangjun
    Yang, Ming-Chang
    Tsui, Ho Ming
    Leung, Chi Ngai
    Kang, Wang
    PROCEEDINGS OF THE 59TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, DAC 2022, 2022, : 829 - 834
  • [10] Shift-Optimized Energy-Efficient Racetrack-Based Main Memory
    Wang, Danghui
    Ma, Lang
    Zhang, Meng
    An, Jianfeng
    Li, Hai Helen
    Chen, Yiran
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (05)