Combining low-power scan testing and test data compression for system-on-a-chip

被引:0
|
作者
Chandra, A [1 ]
Chakrabarty, K [1 ]
机构
[1] Duke Univ, Dept Elect & Comp Engn, Durham, NC 27705 USA
关键词
embedded core testing; Golomb codes; precomputed test sets; scan testing; switching activity; test set encoding;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present a novel technique to reduce both test data volume and scan power dissipation using test data compression for system-on-a-chip testing. Power dissipation during test mode using ATPG-compacted test patterns is much higher than during functional mode. We show that Golomb coding of precomputed test sets leads to significant savings in peak and average power, without requiring either a slower scan clock or blocking logic in the scan cells. We also improve upon prior work on Golomb coding by showing that a separate cyclical scan register is not necessary for pattern decompression. Experimental results for the larger ISCAS 89 benchmarks show that reduced test data volume and low power scan testing can indeed be achieved in all cases.
引用
下载
收藏
页码:166 / 169
页数:4
相关论文
共 50 条
  • [1] Low-power scan testing and test data compression tor system-on-a-chip
    Chandra, A
    Chakrabarty, K
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (05) : 597 - 604
  • [2] A test data compression method for system-on-a-chip
    Feng, Jianhua
    Li, Guoliang
    DELTA 2008: FOURTH IEEE INTERNATIONAL SYMPOSIUM ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2008, : 270 - 273
  • [3] Hybrid test data compression technique for low-power scan test data
    Song, Jaehoon
    Lee, Junseop
    Kim, Byeongjin
    Jung, Taejin
    Yi, Hyunbean
    Park, Sungju
    2007 INTERNATIONAL SYMPOSIUM ON INFORMATION TECHNOLOGY CONVERGENCE, PROCEEDINGS, 2007, : 152 - 156
  • [4] Low-Power Scan Testing for Test Data Compression Using a Routing-Driven Scan Architecture
    Xiang, Dong
    Hu, Dianwei
    Xu, Qiang
    Orailoglu, Alex
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (07) : 1101 - 1105
  • [5] Low-power scan testing for test data compression using a routing-driven scan architecture
    Xiang, Dong
    Hu, Dianwei
    Xu, Qiang
    Orailoglu, Alex
    IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2009, 28 (01) : 1101 - 1105
  • [6] A compression improvement technique for low-power scan test data
    Song, Jaehoon
    Yi, Hyunbean
    Hwang, Doochan
    Park, Sungju
    TENCON 2006 - 2006 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2006, : 1835 - +
  • [7] A New Test Data Compression Method for System-on-a-Chip
    Ye, Bo
    Luo, Min
    PROCEEDINGS 2010 3RD IEEE INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND INFORMATION TECHNOLOGY, (ICCSIT 2010), VOL 1, 2010, : 129 - 133
  • [8] A system-on-a-chip design of a low-power smart vision system
    Fang, WC
    1998 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS-SIPS 98: DESIGN AND IMPLEMENTATION, 1998, : 63 - 72
  • [9] Test data compression for system-on-a-chip using Golomb codes
    Chandra, Anshuman
    Chakrabarty, Krishnendu
    Proceedings of the IEEE VLSI Test Symposium, 2000, : 113 - 120
  • [10] Efficient test data compression and low power scan testing in SoCs
    Jung, JM
    Chong, JW
    ETRI JOURNAL, 2003, 25 (05) : 321 - 327