Combining low-power scan testing and test data compression for system-on-a-chip

被引:0
|
作者
Chandra, A [1 ]
Chakrabarty, K [1 ]
机构
[1] Duke Univ, Dept Elect & Comp Engn, Durham, NC 27705 USA
关键词
embedded core testing; Golomb codes; precomputed test sets; scan testing; switching activity; test set encoding;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present a novel technique to reduce both test data volume and scan power dissipation using test data compression for system-on-a-chip testing. Power dissipation during test mode using ATPG-compacted test patterns is much higher than during functional mode. We show that Golomb coding of precomputed test sets leads to significant savings in peak and average power, without requiring either a slower scan clock or blocking logic in the scan cells. We also improve upon prior work on Golomb coding by showing that a separate cyclical scan register is not necessary for pattern decompression. Experimental results for the larger ISCAS 89 benchmarks show that reduced test data volume and low power scan testing can indeed be achieved in all cases.
引用
下载
收藏
页码:166 / 169
页数:4
相关论文
共 50 条
  • [41] Low power oriented test modification and compression techniques for scan based core testing
    Hayashi, Terumine
    Ikeda, Naotsugu
    Shinogi, Tsuyoshi
    Takase, Haruhiko
    Kita, Hidehiko
    PROCEEDINGS OF THE 15TH ASIAN TEST SYMPOSIUM, 2006, : 327 - +
  • [42] Low-power data-acquisition system puts it all on a chip
    Schweber, B
    EDN, 2000, 45 (06) : 28 - 28
  • [43] Adaptive Data Compression for High-Performance Low-Power On-Chip Networks
    Jin, Yuho
    Yum, Ki Hwan
    Kim, Eun Jung
    2008 PROCEEDINGS OF THE 41ST ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE: MICRO-41, 2008, : 354 - +
  • [44] Addressing useless test data in core-based system-on-a-chip test
    Gonciari, PT
    Al-Hashimi, B
    Nicolici, N
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (11) : 1568 - 1580
  • [45] Using data compression in automatic test equipment for system-on-chip testing
    Karimi, F
    Navabi, Z
    Meleis, WM
    Lombardi, F
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2004, 53 (02) : 308 - 317
  • [46] A Low-power Enhanced Bitmask-dictionary Scheme for Test Data Compression
    Janfaza, Vahid
    Behnam, Payman
    Forouzandeh, Bahjat
    Alizadeh, Bijan
    2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 221 - 226
  • [47] Low-Power Scan Testing: A Scan Chain Partitioning and Scan Hold Based Technique
    Arvaniti, Efi
    Tsiatouhas, Yiorgos
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2014, 30 (03): : 329 - 341
  • [48] Low-Power Scan Testing: A Scan Chain Partitioning and Scan Hold Based Technique
    Efi Arvaniti
    Yiorgos Tsiatouhas
    Journal of Electronic Testing, 2014, 30 : 329 - 341
  • [49] System-on-a-chip test scheduling with precedence relationships, preemption, and power constraints
    Iyengar, V
    Chakrabarty, K
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (09) : 1088 - 1094
  • [50] Test data compression for system-on-a-chip using extended frequency-directed run-length code
    EL-Maleh, A. H.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2008, 2 (03): : 155 - 163