Combining low-power scan testing and test data compression for system-on-a-chip

被引:0
|
作者
Chandra, A [1 ]
Chakrabarty, K [1 ]
机构
[1] Duke Univ, Dept Elect & Comp Engn, Durham, NC 27705 USA
关键词
embedded core testing; Golomb codes; precomputed test sets; scan testing; switching activity; test set encoding;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present a novel technique to reduce both test data volume and scan power dissipation using test data compression for system-on-a-chip testing. Power dissipation during test mode using ATPG-compacted test patterns is much higher than during functional mode. We show that Golomb coding of precomputed test sets leads to significant savings in peak and average power, without requiring either a slower scan clock or blocking logic in the scan cells. We also improve upon prior work on Golomb coding by showing that a separate cyclical scan register is not necessary for pattern decompression. Experimental results for the larger ISCAS 89 benchmarks show that reduced test data volume and low power scan testing can indeed be achieved in all cases.
引用
下载
收藏
页码:166 / 169
页数:4
相关论文
共 50 条
  • [31] Test Data Compression for System-on-a-Chip using Count Compatible Pattern Run-Length Coding
    Yuan, Haiying
    Mei, Jiaping
    Song, Hongying
    Guo, Kun
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2014, 30 (02): : 237 - 242
  • [32] Test Data Compression for System-on-a-Chip using Count Compatible Pattern Run-Length Coding
    Haiying Yuan
    Jiaping Mei
    Hongying Song
    Kun Guo
    Journal of Electronic Testing, 2014, 30 : 237 - 242
  • [33] A low-power smart vision system-on-a-chip design for ultra-fast machine vision applications
    Fang, WC
    APPLICATIONS AND SCIENCE OF COMPUTATIONAL INTELLIGENCE, 1998, 3390 : 666 - 675
  • [34] A design strategy for system-on-a-chip testing
    Bennetts, B
    ELECTRONIC PRODUCTS MAGAZINE, 1997, 40 (01): : 57 - 59
  • [35] LFSR Reseeding-Oriented Low-Power Test-Compression Architecture for Scan Designs
    Yuan, Haiying
    Zhou, Changshi
    Sun, Xun
    Zhang, Kai
    Zheng, Tong
    Liu, Chang
    Wang, Xiuyu
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2018, 34 (06): : 685 - 695
  • [36] Design strategy for system-on-a-chip testing
    Electronic Products (Garden City, New York), 1997, 40 (01):
  • [37] LFSR Reseeding-Oriented Low-Power Test-Compression Architecture for Scan Designs
    Haiying Yuan
    Changshi Zhou
    Xun Sun
    Kai Zhang
    Tong Zheng
    Chang Liu
    Xiuyu Wang
    Journal of Electronic Testing, 2018, 34 : 685 - 695
  • [38] Two-Gear Low-Power Scan Test
    Tzeng, Chao-Wen
    Huang, Shi-Yu
    PROCEEDINGS OF THE 17TH ASIAN TEST SYMPOSIUM, 2008, : 337 - 342
  • [39] Analysing trade-offs in scan power and test data compression for systems-on-a-chip
    Rosinger, PM
    Gonciari, PT
    Al-Hashimi, BM
    Nicolici, N
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2002, 149 (04): : 188 - 196
  • [40] Test bus sizing for system-on-a-chip
    Iyengar, V
    Chakrabarty, K
    IEEE TRANSACTIONS ON COMPUTERS, 2002, 51 (05) : 449 - 459