An 11-bit 45 MS/s pipelined ADC with rapid calibration of DAC errors in a multibit pipeline stage

被引:55
|
作者
Ahmed, Imran [1 ]
Johns, David A. [1 ]
机构
[1] Univ Toronto, Dept Elect & Comp Engn, Toronto, ON M5S 3G4, Canada
关键词
ADC; analog-to-digital conversion; background; calibration; capacitor mismatch; CMOS; DAC; dual-ADC; missing codes; pipeline; rapid; split-ADC;
D O I
10.1109/JSSC.2008.923724
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A technique to rapidly correct for both DAC and gain errors in the multibit first stage of an 11-bit pipelined ADC is presented. Using a dual-ADC based approach the digital background scheme is validated with a proof-of-concept prototype fabricated in a 1.8 V 0.18 mu m CMOS process, where the calibration scheme improves the peak INL of the 45 MS/s ADC from 6.4 LSB to 1.1 LSB after calibration. The SNDR/SFDR is improved from 46.9 dB/48.9 dB to 60.1 dB/70 dB after calibration. Calibration is achieved in approximately 10(4) clock cycles.
引用
收藏
页码:1626 / 1637
页数:12
相关论文
共 50 条
  • [41] An IP-oriented 11-bit 160 MS/s 2-channel current-steering DAC
    许宁
    李福乐
    张春
    王志华
    Journal of Semiconductors, 2014, (12) : 127 - 131
  • [42] 13-bit 205 MS/s Time-Interleaved Pipelined ADC with Digital Background Calibration
    Mohsen, Mohamed
    Dessouky, Mohamed
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 1727 - 1730
  • [43] A 10-Bit 300-MS/s Pipelined ADC With Digital Calibration and Digital Bias Generation
    Fang, Bing-Nan
    Wu, Jieh-Tsorng
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (03) : 670 - 683
  • [44] A 1.8V 36-mW 11-bit 80S/s pipelined ADC using capacitor and opamp sharing
    Sasidhar, Naga
    Kock, Youn-Jae
    Takeuchi, Seiji
    Hamashita, Koichi
    Takasuka, Kaoru
    Hanumolu, Pavan Kumar
    Moon, Un-Ku
    2007 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 240 - +
  • [45] An 11-bit 200MS/s Subrange SAR ADC with Charge-Compensation-Based Reference Buffer
    Wei, Shushu
    Ju, Ying
    Li, Fule
    Wang, Zhihua
    2016 14TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2016,
  • [46] A 14-bit 500MS/s and 1GS/s Configurable Pipelined ADC with Background Calibration
    Zhang, Yanhua
    Yang, Lijie
    Dang, Ruirui
    Xu, Zhiwei
    Song, Chunyi
    2018 3RD IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM), 2018, : 308 - 312
  • [47] A 12-Bit 200 MS/s Pipelined-SAR ADC Using Back-Ground Calibration for Inter-Stage Gain
    Wu, Junjie
    Wu, Jianhui
    ELECTRONICS, 2020, 9 (03)
  • [48] A 12-bit 20 MS/s 56.3 mW Pipelined ADC With Interpolation-Based Nonlinear Calibration
    Yuan, Jie
    Fung, Sheung Wai
    Chan, Kai Yin
    Xu, Ruoyu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (03) : 555 - 565
  • [49] A 14-bit 100-MS/s 85.2-dB SFDR pipelined ADC without calibration
    赵南
    罗华
    魏琦
    杨华中
    Journal of Semiconductors, 2014, (07) : 153 - 158
  • [50] A 0.44-fJ/Conversion-Step 11-Bit 600-kS/s SAR ADC With Semi-Resting DAC
    Hsieh, Sung-En
    Hsieh, Chih-Cheng
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (09) : 2595 - 2603