An 11-bit 45 MS/s pipelined ADC with rapid calibration of DAC errors in a multibit pipeline stage

被引:55
|
作者
Ahmed, Imran [1 ]
Johns, David A. [1 ]
机构
[1] Univ Toronto, Dept Elect & Comp Engn, Toronto, ON M5S 3G4, Canada
关键词
ADC; analog-to-digital conversion; background; calibration; capacitor mismatch; CMOS; DAC; dual-ADC; missing codes; pipeline; rapid; split-ADC;
D O I
10.1109/JSSC.2008.923724
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A technique to rapidly correct for both DAC and gain errors in the multibit first stage of an 11-bit pipelined ADC is presented. Using a dual-ADC based approach the digital background scheme is validated with a proof-of-concept prototype fabricated in a 1.8 V 0.18 mu m CMOS process, where the calibration scheme improves the peak INL of the 45 MS/s ADC from 6.4 LSB to 1.1 LSB after calibration. The SNDR/SFDR is improved from 46.9 dB/48.9 dB to 60.1 dB/70 dB after calibration. Calibration is achieved in approximately 10(4) clock cycles.
引用
收藏
页码:1626 / 1637
页数:12
相关论文
共 50 条
  • [31] An 11-bit 100-MS/s Pipelined-SAR ADC Reusing PVT-Stabilized Dynamic Comparator in 65-nm CMOS
    Zhang, Jin
    Ren, Xiaoqian
    Liu, Shubin
    Chan, Chi-Hang
    Zhu, Zhangming
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (07) : 1174 - 1178
  • [32] Design and Implementation of an 11-bit 50-MS/s Split SAR ADC in 65 nm CMOS
    Anh Trong Huynh
    Hoa Thai Duong
    Hoang Viet Le
    Skafidas, Efstratios
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 305 - 308
  • [33] A 10bit 100MS/s pipelined ADC with an improved 1.5bit/stage architecture
    Ye, Fan
    Shi, Yufeng
    Guo, Yao
    Luo, Lei
    Xu, Jun
    Ren, Junyan
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2008, 29 (12): : 2359 - 2363
  • [34] A 10 MS/s 11-bit 0.19 mm2 Algorithmic ADC With Improved Clocking Scheme
    Kim, Min Gyu
    Hanumolu, Pavan Kumar
    Moon, Un-Ku
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (09) : 2348 - 2355
  • [35] An 11-bit 200 MS/s subrange SAR ADC with low-cost integrated reference buffer
    Xiuju He
    Xian Gu
    Weitao Li
    Hanjun Jiang
    Fule Li
    Zhihua Wang
    Journal of Semiconductors, 2017, 38 (10) : 88 - 93
  • [36] An 11-bit 100-MS/s Subranged-SAR ADC in 65-nm CMOS
    Chung, Yung-Hui
    Yen, Chia-Wei
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (12) : 3434 - 3443
  • [37] An 11-bit 250MS/s subrange-SAR ADC in 40nm CMOS
    Wei, Shushu
    Gu, Xian
    Li, Fule
    Wang, Zhihua
    2016 5TH INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2016,
  • [38] An 11-bit 200 MS/s subrange SAR ADC with low-cost integrated reference buffer
    Xiuju He
    Xian Gu
    Weitao Li
    Hanjun Jiang
    Fule Li
    Zhihua Wang
    Journal of Semiconductors, 2017, (10) : 88 - 93
  • [39] An IP-oriented 11-bit 160 MS/s 2-channel current-steering DAC
    许宁
    李福乐
    张春
    王志华
    Journal of Semiconductors, 2014, 35 (12) : 127 - 131
  • [40] An IP-oriented 11-bit 160 MS/s 2-channel current-steering DAC
    Xu Ning
    Li Fule
    Zhang Chun
    Wang Zhihua
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (12)