Static timing analysis including power supply noise effect on propagation delay in VLSI circuits

被引:0
|
作者
Bai, G [1 ]
Bobba, S [1 ]
Hajj, IN [1 ]
机构
[1] Univ Illinois, CSRL & ECE Dept, Urbana, IL 61801 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents techniques to include the effect of supply voltage noise on the circuit propagation delay of a digital VLSI circuit. The proposed methods rely on an input-independent approach to calculate the logic gate's worst-case power supply noise. A quasi-static timing analysis is then applied to derive a tight upper-bound on the delay for a selected path with power supply noise effects. This upper-bound can be further reduced by considering the logic constraints and dependencies in the circuit. Experimental results for ISCAS-85 benchmark circuits are presented using the techniques described in the paper. HSPICE simulation results are also used to validate our work.
引用
收藏
页码:295 / 300
页数:6
相关论文
共 50 条
  • [1] Delay Variation Analysis in the Presence of Power Supply Noise in Nano-Scale Digital VLSI Circuits
    Bozorgzadeh, Bardia
    Shahdoost, Shahab
    Afzali-Kusha, Ali
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 117 - 120
  • [2] Including power supply variations into static timing analysis: Methodology and flow
    Graziano, M
    Forzan, C
    Pandini, D
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 229 - 232
  • [3] Effect of inductance on interconnect propagation delay in VLSI circuits
    Ligocka, A
    Bandurski, W
    SIGNAL PROPAGATION ON INTERCONNECTS, PROCEEDINGS, 2004, : 121 - 124
  • [4] Modelling noise and delay in VLSI circuits
    Pamunuwa, D
    Elassaad, S
    Tenhunen, H
    ELECTRONICS LETTERS, 2003, 39 (03) : 269 - 271
  • [5] Delay Modeling and static timing analysis for MTCMOS circuits
    Ohkubo, Naoaki
    Usami, Kimiyoshi
    ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 570 - 575
  • [6] Timing, power and noise optimization for simultaneous switching in VLSI circuits.
    Shiue, WT
    6TH WORLD MULTICONFERENCE ON SYSTEMICS, CYBERNETICS AND INFORMATICS, VOL XV, PROCEEDINGS: MOBILE/WIRELESS COMPUTING AND COMMUNICATION SYSTEMS III, 2002, : 462 - 465
  • [7] Improved Gate Delay Propagation in Static Timing Analysis
    Zhang Xuliang
    Bao Jingfu
    Sun Guoying
    IEEE CIRCUITS AND SYSTEMS INTERNATIONAL CONFERENCE ON TESTING AND DIAGNOSIS, 2009, : 387 - 390
  • [8] Static compaction of delay tests considering power supply noise
    Wang, J
    Lu, X
    Qiu, WQ
    Yue, ZD
    Fancler, S
    Shi, WP
    Walker, DMH
    23RD IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2005, : 235 - 240
  • [9] ANALYSIS OF POWER SUPPLY NOISE MITIGATION CIRCUITS
    Charania, Tasreen
    Chuang, Pierce
    Opal, Ajoy
    Sachdev, Manoj
    2011 24TH CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2011, : 1250 - 1255
  • [10] Power supply noise analysis in DSM circuits
    He Jianchun
    Jia Lixin
    Liu Sheng
    IEEE 2007 INTERNATIONAL SYMPOSIUM ON MICROWAVE, ANTENNA, PROPAGATION AND EMC TECHNOLOGIES FOR WIRELESS COMMUNICATIONS, VOLS I AND II, 2007, : 1416 - 1419