A high-performance Switching Element for a Multistage Interconnection Network

被引:0
|
作者
Aude, JS [1 ]
Young, MT [1 ]
Bronstein, G [1 ]
机构
[1] UFRJ, Inst Matemat & Nucl Computacao Eletr, Rio De Janeiro, Brazil
关键词
D O I
10.1109/SBCCI.1998.715430
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes the design of the Switching Element of the Multistage Interconnection Network used within Multiplus, a distributed shaved memory multiprocessor The switching element consists of a 2x2 crossbar switch, fifo buffers at each input, arbitration and some additional control logic. Its first implementation has been carried out using Altera EPLDs and the Max+PlusII system. The implementation described in this paper is targetted to AMS 0.8 mu/5V double-metal CMOS technology and uses Synopsys tools to perform the logic synthesis step. This implementation is expected to provide better performance since a faster technology and larger fifo input buffers are used. In fact, the critical paths analysis within the designed circuit indicates that the new Switching Element implementation will be able to operate with a clock frequency 2.4 times higher than the previous EPLD implementation. In addition, the new Switching Element provides hardware support to message broadcasting which is expected to enhance Multiplus performance.
引用
收藏
页码:154 / 157
页数:4
相关论文
共 50 条
  • [21] INTERCONNECTION AND PACKAGING OF HIGH-PERFORMANCE ICS
    JENSEN, RJ
    ABSTRACTS OF PAPERS OF THE AMERICAN CHEMICAL SOCIETY, 1986, 192 : 20 - IAEC
  • [22] A High-Performance and Cost-Efficient Interconnection Network for High-Density Servers
    Bao, Wentao
    Fu, Binzhang
    Chen, Mingyu
    Zhang, Lixin
    2013 IEEE 15TH INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING AND COMMUNICATIONS & 2013 IEEE INTERNATIONAL CONFERENCE ON EMBEDDED AND UBIQUITOUS COMPUTING (HPCC_EUC), 2013, : 1246 - 1253
  • [23] A High-Performance and Cost-Efficient Interconnection Network for High-Density Servers
    包雯韬
    付斌章
    陈明宇
    张立新
    Journal of Computer Science & Technology, 2014, 29 (02) : 281 - 292
  • [25] A High-Performance and Cost-Efficient Interconnection Network for High-Density Servers
    Bao, Wen-Tao
    Fu, Bin-Zhang
    Chen, Ming-Yu
    Zhang, Li-Xin
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2014, 29 (02) : 281 - 292
  • [26] A High-Performance and Cost-Efficient Interconnection Network for High-Density Servers
    Wen-Tao Bao
    Bin-Zhang Fu
    Ming-Yu Chen
    Li-Xin Zhang
    Journal of Computer Science and Technology, 2014, 29 : 281 - 292
  • [27] Reliable multistage interconnection network design
    S. Rajkumar
    Neeraj Kumar Goyal
    Peer-to-Peer Networking and Applications, 2016, 9 : 979 - 990
  • [28] Reliable multistage interconnection network design
    Rajkumar, S.
    Goyal, Neeraj Kumar
    PEER-TO-PEER NETWORKING AND APPLICATIONS, 2016, 9 (06) : 979 - 990
  • [29] DESIGN AND SIMULATION OF A MULTISTAGE INTERCONNECTION NETWORK
    HOLZNER, R
    TOMANN, S
    LECTURE NOTES IN COMPUTER SCIENCE, 1990, 457 : 385 - 396
  • [30] MINSimulate - A multistage interconnection network simulator
    Tutsch, D
    Brenner, M
    ESM 2003: 17TH EUROPEAN SIMULATION MULTICONFERENCE: FOUNDATIONS FOR SUCCESSFUL MODELLING & SIMULATION, 2003, : 211 - 216