Reliable multistage interconnection network design

被引:0
|
作者
S. Rajkumar
Neeraj Kumar Goyal
机构
[1] IIT Kharagpur,Reliability Engineering Centre
关键词
Networks; Multistage Interconnection Network (MIN); Fault-tolerant networks; Disjoint Paths; Terminal Reliability;
D O I
暂无
中图分类号
学科分类号
摘要
High-performance supercomputers generally comprise millions of CPUs in which interconnection networks play an important role to achieve high performance. New design paradigms of dynamic on-chip interconnection network involve a) topology b) synthesis, modeling and evaluation c) quality of service, fault tolerance and reliability d) routing procedures. To construct a dynamic highly fault tolerant interconnection networks requires more disjoint paths from each source-destination node pair at each stage and dynamic rerouting capability to use the various available paths effectively. Fast routing and rerouting strategy is needed to provide reliable performance on switch/link failures. This paper proposes two new architecture designs of fault tolerant interconnection networks named as reliable interconnection networks (RIN-1 and RIN-2). The proposed layouts are multipath multi-stage interconnection networks providing four disjoint paths for all the source-destination node pairs with dynamic rerouting capability. The designs can withstand switch failures in all the stages (including input and output stages) and provide more reliability. Reliability analysis of various MIN architectures is evaluated. On comparing the results with some existing MINs it is evident that the proposed designs provides higher reliability values and fault tolerance.
引用
收藏
页码:979 / 990
页数:11
相关论文
共 50 条
  • [1] Reliable multistage interconnection network design
    Rajkumar, S.
    Goyal, Neeraj Kumar
    [J]. PEER-TO-PEER NETWORKING AND APPLICATIONS, 2016, 9 (06) : 979 - 990
  • [2] Enhancement Replicated Network: A Reliable Multistage Interconnection Network Topology
    Yunus, Nur Arzilawati Md
    Othman, Mohamed
    Hanapi, Zurina Mohd
    Lun, Kweh Yeah
    [J]. IEEE SYSTEMS JOURNAL, 2019, 13 (03): : 2653 - 2663
  • [3] DESIGN AND SIMULATION OF A MULTISTAGE INTERCONNECTION NETWORK
    HOLZNER, R
    TOMANN, S
    [J]. LECTURE NOTES IN COMPUTER SCIENCE, 1990, 457 : 385 - 396
  • [4] A SYSTOLIC APPROACH TO MULTISTAGE INTERCONNECTION NETWORK DESIGN
    CHEN, CH
    BHUYAN, LN
    [J]. PROCEEDINGS - IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN : VLSI IN COMPUTERS & PROCESSORS, 1989, : 456 - 459
  • [5] MULTISTAGE INTERCONNECTION NETWORK RELIABILITY
    BLAKE, JT
    TRIVEDI, KS
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1989, 38 (11) : 1600 - 1604
  • [6] DESIGN OF MULTISTAGE INTERCONNECTION NETWORKS
    SOOD, AK
    [J]. IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES, 1983, 130 (04): : 109 - 115
  • [7] MODELING OF OPTICAL-DEVICES FOR THE DESIGN OF MULTISTAGE INTERCONNECTION NETWORK SYSTEMS
    GUIZANI, M
    [J]. INTERNATIONAL JOURNAL OF INFRARED AND MILLIMETER WAVES, 1994, 15 (08): : 1445 - 1461
  • [8] Design and evaluation of the cache coherent multistage interconnection network with temporary directory
    Midorikawa, Takashi
    Sumiyoshi, Masato
    Tanabe, Yasuki
    Amano, Hideharu
    [J]. ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 2006, 89 (09): : 11 - 23
  • [9] Design of a fault tolerant multistage interconnection network with parallel duplicated switches
    Kamiura, N
    Kodera, T
    Matsui, N
    [J]. IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2000, : 143 - 151
  • [10] Design and evaluation of a switch architecture for multistage interconnection network with temporary directory
    Sumiyoshi, M
    Tanabe, Y
    Midorikawa, T
    Amano, H
    [J]. PARALLEL AND DISTRIBUTED COMPUTING SYSTEMS, 2004, : 296 - 301