A high-performance Switching Element for a Multistage Interconnection Network

被引:0
|
作者
Aude, JS [1 ]
Young, MT [1 ]
Bronstein, G [1 ]
机构
[1] UFRJ, Inst Matemat & Nucl Computacao Eletr, Rio De Janeiro, Brazil
关键词
D O I
10.1109/SBCCI.1998.715430
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes the design of the Switching Element of the Multistage Interconnection Network used within Multiplus, a distributed shaved memory multiprocessor The switching element consists of a 2x2 crossbar switch, fifo buffers at each input, arbitration and some additional control logic. Its first implementation has been carried out using Altera EPLDs and the Max+PlusII system. The implementation described in this paper is targetted to AMS 0.8 mu/5V double-metal CMOS technology and uses Synopsys tools to perform the logic synthesis step. This implementation is expected to provide better performance since a faster technology and larger fifo input buffers are used. In fact, the critical paths analysis within the designed circuit indicates that the new Switching Element implementation will be able to operate with a clock frequency 2.4 times higher than the previous EPLD implementation. In addition, the new Switching Element provides hardware support to message broadcasting which is expected to enhance Multiplus performance.
引用
收藏
页码:154 / 157
页数:4
相关论文
共 50 条
  • [31] New multistage interconnection network for multicast
    Li, D
    Ming, M
    Fu, B
    APCC 2003: 9TH ASIA-PACIFIC CONFERENCE ON COMMUNICATION, VOLS 1-3, PROCEEDINGS, 2003, : 993 - 997
  • [32] Network combining in multistage interconnection networks
    Sharif, H
    INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED PROCESSING TECHNIQUES AND APPLICATIONS, VOLS I-V, PROCEEDINGS, 1999, : 2177 - 2182
  • [33] THE MULTISTAGE CUBE - A VERSATILE INTERCONNECTION NETWORK
    SIEGEL, HJ
    MCMILLEN, RJ
    COMPUTER, 1981, 14 (12) : 65 - 76
  • [34] A HIGH-PERFORMANCE FAULT-TOLERANT SWITCHING NETWORK FOR ATM
    LIN, JF
    WANG, SD
    IEICE TRANSACTIONS ON COMMUNICATIONS, 1995, E78B (11) : 1518 - 1528
  • [35] Application of multistage interconnection networks to fast packet switching
    Palmer, R.
    O'Neill, C.
    Tirtaatmadja, E.
    Journal of Electrical and Electronics Engineering, Australia, 1988, 8 (02): : 119 - 129
  • [36] Optimization of a switching node for optical multistage interconnection networks
    Liboiron-Ladouceur, Odile
    Bergman, Keren
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2007, 19 (17-20) : 1658 - 1660
  • [37] THE PERFORMANCE OF MULTISTAGE INTERCONNECTION NETWORKS FOR MULTIPROCESSORS
    KRUSKAL, CP
    SNIR, M
    IEEE TRANSACTIONS ON COMPUTERS, 1983, 32 (12) : 1091 - 1098
  • [38] SHUFFLE EXCHANGE NETWORK IN MULTISTAGE INTERCONNECTION NETWORK: A REVIEW
    Yunus, Nur Arzilawati Md
    Othman, Mohamed
    THIRD INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING AND TECHNOLOGY (ICCET 2011), 2011, : 859 - 866
  • [39] A Parallel, High-Performance Bus Interconnection Scheme
    Li, Kang
    Fan, Yong
    Zhao, Qing-He
    Hao, Yue
    2011 INTERNATIONAL CONFERENCE ON ELECTRONICS, COMMUNICATIONS AND CONTROL (ICECC), 2011, : 90 - 92
  • [40] HIGH-PERFORMANCE CONTROLLED IMPEDANCE INTERCONNECTION SYSTEM
    FUJITSUBO, WS
    SEVENTH IEEE/CHMT INTERNATIONAL ELECTRONIC MANUFACTURING TECHNOLOGY SYMPOSIUM: INTEGRATION OF THE MANUFACTURING FLOW - FROM RAW MATERIAL THROUGH SYSTEMS-LEVEL ASSEMBLY, 1989, : 118 - 120