A new look at reversible logic implementation of decimal adder

被引:0
|
作者
James, Rekha K. [1 ]
Shahana, T. K. [1 ]
Jacob, K. Poulose [1 ]
Sasi, Sreela [2 ]
机构
[1] Cochin Univ Sci & Technol, Kochi, Kerala, India
[2] Gannon Univ, Erie, PA 16501 USA
关键词
BCD adder; decimal arithmetic; reversible logic; garbage output;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Reversibility plays a fundamental role when computations with minimal energy dissipation are considered. In recent years, reversible logic has emerged as one of the most important approaches for power optimization with its application in low power CMOS, quantum computing and nanotechnology. This research proposes a new implementation of Binary Coded Decimal (BCD) adder in reversible logic. The design reduces the number of gates and garbage outputs compared to the existing BCD adder reversible logic implementations. So, this design gives rise to an implementation with a reduced area and delay.
引用
收藏
页码:121 / +
页数:2
相关论文
共 50 条
  • [31] Efficient adder circuits based on a conservative reversible logic gate
    Bruce, JW
    Thornton, MA
    Shivakumaraiah, L
    Kokate, PS
    Li, X
    ISVLSI 2000: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI - NEW PARADIGMS FOR VLSI SYSTEMS DESIGN, 2002, : 83 - 88
  • [32] Implementation of parallel adder using combinatorial logic architecture
    Yarning Wu
    ChineseJournalofLasers, 1992, (04) : 81 - 86
  • [33] A decimal carry-free adder
    Nikmehr, H
    Phillips, B
    Lim, CC
    SMART STRUCTURES, DEVICES, AND SYSTEMS II, PT 1 AND 2, 2005, 5649 : 786 - 797
  • [34] Design of reversible logic based full adder in current-mode logic circuits
    Devi, S. Sharmila
    Bhanumathi, V
    MICROPROCESSORS AND MICROSYSTEMS, 2020, 76
  • [35] DECIMAL ADDER WITH SIGNED DIGIT ARITHMETIC
    SVOBODA, A
    IEEE TRANSACTIONS ON COMPUTERS, 1969, C 18 (03) : 212 - &
  • [36] Nonspeculative Decimal Signed Digit Adder
    Han, Liu
    Chen, Dongdong
    Wahid, Khan A.
    Ko, Seok-Bum
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1053 - 1056
  • [37] A fully redundant decimal adder and its application in parallel decimal multipliers
    Gorgin, Saeid
    Jaberipur, Ghassem
    MICROELECTRONICS JOURNAL, 2009, 40 (10) : 1471 - 1481
  • [38] A reversible carry-look-ahead adder using control gates
    Desoete, B
    De Vos, A
    INTEGRATION-THE VLSI JOURNAL, 2002, 33 (1-2) : 89 - 104
  • [39] Implementation of Reversible Logic Gates using Adiabatic Logic
    Gupta, Yatin
    Sasamal, Trailokya Nath
    2015 IEEE POWER, COMMUNICATION AND INFORMATION TECHNOLOGY CONFERENCE (PCITC-2015), 2015, : 595 - 598
  • [40] Progress in reversible processor design: A novel methodology for reversible carry look-ahead adder
    Department of Computer Science and Engineering, University of South Florida, United States
    不详
    不详
    Thapliyal, H. (hthapliy@cse.usf.edu), 1600, Springer Verlag (7420):