A new look at reversible logic implementation of decimal adder

被引:0
|
作者
James, Rekha K. [1 ]
Shahana, T. K. [1 ]
Jacob, K. Poulose [1 ]
Sasi, Sreela [2 ]
机构
[1] Cochin Univ Sci & Technol, Kochi, Kerala, India
[2] Gannon Univ, Erie, PA 16501 USA
关键词
BCD adder; decimal arithmetic; reversible logic; garbage output;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Reversibility plays a fundamental role when computations with minimal energy dissipation are considered. In recent years, reversible logic has emerged as one of the most important approaches for power optimization with its application in low power CMOS, quantum computing and nanotechnology. This research proposes a new implementation of Binary Coded Decimal (BCD) adder in reversible logic. The design reduces the number of gates and garbage outputs compared to the existing BCD adder reversible logic implementations. So, this design gives rise to an implementation with a reduced area and delay.
引用
收藏
页码:121 / +
页数:2
相关论文
共 50 条
  • [21] Dual Mode Logic Carry Look Ahead Adder
    Kumar, M. V. S. Chaitanya
    Kumar, J. Selva
    2014 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2014, : 537 - 540
  • [22] A reversible full adder using adiabatic superconductor logic
    Yamae, Taiki
    Takeuchi, Naoki
    Yoshikawa, Nobuyuki
    SUPERCONDUCTOR SCIENCE & TECHNOLOGY, 2019, 32 (03):
  • [23] A Novel Approach to Design Decimal to BCD Encoder with Reversible Logic
    Shukla, Vandana
    Singh, O. P.
    Mishra, G. R.
    Tiwari, R. K.
    2014 INTERNATIONAL CONFERENCE ON POWER, CONTROL AND EMBEDDED SYSTEMS (ICPCES), 2014,
  • [24] Decimal Multiplication in FPGA with a Novel Decimal Adder/Subtractor
    Vestias, Mario P.
    Neto, Horacio C.
    ALGORITHMS, 2021, 14 (07)
  • [25] A novel design of a ternary coded decimal adder/subtractor using reversible ternary gates
    Panahi, Mohammad Mehdi
    Hashemipour, Omid
    Navi, Keivan
    INTEGRATION-THE VLSI JOURNAL, 2018, 62 : 353 - 361
  • [26] On The Implementation of Densely Packed Decimal Number System based Adder: Prospects and Challenges
    Beura S.K.
    Ahmed R.U.
    Devi B.P.
    Saha P.
    Electronics, 2021, 25 (01): : 20 - 30
  • [27] A New Reversible Design of BCD Adder
    Thapliyal, Himanshu
    Ranganathan, Nagarajan
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 1180 - 1183
  • [28] Low power Optimum Design of BCD Adder in Reversible Logic
    Tara, Nazma
    Sufian, Md. Kamal Ibne
    Islam, Md. Shafiqul
    Roy, Ganopati
    Sharmin, Selina
    2017 IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (IEEE WIECON-ECE 2017), 2017, : 215 - 218
  • [29] Synthesis of full-adder circuit using reversible logic
    Babu, HH
    Islam, R
    Chowdhury, SMA
    Chowdhury, AR
    17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 757 - 760
  • [30] Reversible logic synthesis for minimization of full-adder circuit
    Babu, HMH
    Islam, MR
    Chowdhury, AR
    Chowdhury, SMA
    EUROMICRO SYMPOSIUM ON DIGITAL SYSTEM DESIGN, PROCEEDINGS, 2003, : 50 - 54