DCPA: approximate adder design exploiting dual carry prediction

被引:3
|
作者
Choi, Woong [1 ]
Shim, Minseob [2 ]
Seok, Hyelin [3 ]
Kim, Yongtae [3 ]
机构
[1] Sookmyung Womens Univ, Dept Elect Engn, Seoul 04310, South Korea
[2] Korea Elect Res Inst KERI, Chang Won, Gyeongnam, South Korea
[3] Kyungpook Natl Univ, Sch Comp Sci & Engn, Daegu 41566, South Korea
来源
IEICE ELECTRONICS EXPRESS | 2021年 / 18卷 / 23期
基金
新加坡国家研究基金会;
关键词
approximate adder; dual carry prediction; energy efficiency; POWER; ACCURACY;
D O I
10.1587/elex.18.20210431
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This letter presents a novel approximate adder that significantly improves computation accuracy by utilizing a dual carry prediction and error reduction scheme. In our experiments, the proposed adder improves mean error distance (MED) and mean relative error distance (MRED) by up to 58.6% and 58.5%, respectively, when compared with existing approximate adders. Also, when implemented in 65-nm CMOS technology, the proposed adder reduces area, delay, and power by 37%, 48%, and 41%, respectively, compared with the traditional adder. Furthermore, the effectiveness of our design over existing adders is investigated using a digital image processing application.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] A Novel approach to design BCD adder and carry Skip BCD adder
    Biswas, Ashis Kumer
    Hasan, Md. Mahmudul
    Hasan, Moshaddek
    Chowdhury, Ahsan Raja
    Babu, Hafiz Md. Hasan
    21ST INTERNATIONAL CONFERENCE ON VLSI DESIGN: HELD JOINTLY WITH THE 7TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2008, : 566 - 571
  • [22] VLSI DESIGN OF A QUATERNARY CARRY RIPPLE ADDER
    RAZAVI, HM
    KAYLANI, T
    PROCEEDINGS : THE TWENTY-FIRST SOUTHEASTERN SYMPOSIUM ON SYSTEM THEORY, 1989, : 470 - 474
  • [23] Design of recustomize finite impulse response filter using truncation based scalable rounding approximate multiplier and error reduced carry prediction approximate adder for image processing application
    Senthilkumar, S.
    Samuthira Pandi, V.
    Sripriya, T.
    Pragadish, N.
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2023, 35 (08):
  • [24] Hardware Efficient Approximate Adder Design
    Balasubramanian, P.
    Maskell, Douglas
    PROCEEDINGS OF TENCON 2018 - 2018 IEEE REGION 10 CONFERENCE, 2018, : 0806 - 0810
  • [25] Design of Approximate Adder With Reconfigurable Accuracy
    Vendhan, Aalelai
    Ahmed, Syed Ershad
    Gurunarayanan, S.
    IEEE ACCESS, 2025, 13 : 17030 - 17042
  • [26] Capricious Digital Filter Design and Implementation Using Baugh–Wooley Multiplier and Error Reduced Carry Prediction Approximate Adder for ECG Noise Removal Application
    K. Saritha Raj
    P. Rajesh Kumar
    M. Satyanarayana
    Circuits, Systems, and Signal Processing, 2023, 42 : 6726 - 6748
  • [27] Design of High Speed Carry Select Adder Using Brent Kung Adder
    Potdukhe, Pappu P.
    Jaiswal, Vishal D.
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 652 - 655
  • [28] Design of high speed hybrid carry select adder
    Parmar, Shivani
    Singh, Kirat Pal
    PROCEEDINGS OF THE 2013 3RD IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE (IACC), 2013, : 1656 - 1663
  • [29] Fast and compact dynamic ripple carry adder design
    Fang, CJ
    Huang, CH
    Wang, JS
    Yeh, CW
    2002 IEEE ASIA-PACIFIC CONFERENCE ON ASIC PROCEEDINGS, 2002, : 25 - 28
  • [30] Design and Implementation of Ternary Carry Lookahead Adder on FPGA
    Park, Jaeyoon
    Kim, Youngmin
    2021 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2021,