Efficient Fixed-Width Adder-Tree Design

被引:11
|
作者
Mohanty, Basant Kumar [1 ]
机构
[1] SVKMs NMIMS, Mukesh Patel Sch Technol Management & Engn, Dept Elect & Telecommun Engn, Shirpur Campus, Dhule 425405, India
关键词
Adder; approximate design; arithmetic circuit; LOW-POWER;
D O I
10.1109/TCSII.2018.2849214
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Conventionally, fixed-width adder-tree (AT) design is obtained from the full-width AT design by employing direct or post-truncation. In direct-truncation, one lower order bit of each adder output of full-width AT is post-truncated, and in the case of post-truncation, (p) lower order-bits of final-stage adder output are truncated, where p = [log(2)N] and N is the input-vector size. Both these methods does not provide an efficient design. In this brief, a novel scheme is presented to obtain fixed-width AT design using truncated input. A bias estimation formula based on probabilistic approach is presented to compensate for the truncation error. The proposed fixed-width AT design for input-vector sizes 8 and 16 offers (37%, 23%, 22%) and (51%, 30%, 27%) area-delay product saving for word-length sizes (8, 12, 16), respectively, and calculates the output almost with the same accuracy as the post-truncated fixed-width AT, which has the highest accuracy among the existing fixed-width AT. Further, we observed that Walsh-Hadamard transform based on the proposed fixed-width AT design reconstruct higher-texture images with higher peak signal-to-noise ratio (PSNR) and moderate-texture images with almost the same PSNR compared to those obtained using the existing AT designs. Besides, the proposed design creates an additional advantage to optimize other blocks appear at the upstream of the AT in a complex design.
引用
收藏
页码:292 / 296
页数:5
相关论文
共 50 条
  • [41] Cost-efficient fixed-width confidence intervals for the difference of two Bernoulli proportions
    Erazo, Ignacio
    Goldsman, David
    Mei, Yajun
    [J]. JOURNAL OF SIMULATION, 2023, 18 (05) : 726 - 744
  • [42] Low-Error and Efficient Fixed-Width Squarer for Digital Signal Processing Applications
    Van-Phuc Hoang
    Cong-Kha Pham
    [J]. 2012 FOURTH INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND ELECTRONICS (ICCE), 2012, : 477 - 482
  • [43] A GENERAL METHOD OF DETERMINING FIXED-WIDTH CONFIDENCE INTERVALS
    KHAN, RA
    [J]. ANNALS OF MATHEMATICAL STATISTICS, 1969, 40 (02): : 704 - &
  • [44] Design of a Low-Error Fixed-Width Radix-8 Booth Multiplier
    Bhusare, Saroja S.
    Bhaaskaran, V. S. Kanchana
    [J]. 2014 FIFTH INTERNATIONAL CONFERENCE ON SIGNAL AND IMAGE PROCESSING (ICSIP 2014), 2014, : 206 - 209
  • [45] FIXED-WIDTH PARTITIONS ACCORDING TO THE PARITY OF THE EVEN PARTS
    Campbell, John M.
    [J]. BULLETIN OF THE KOREAN MATHEMATICAL SOCIETY, 2023, 60 (04) : 1017 - 1024
  • [47] Low error fixed-width modified booth multiplier
    Cho, KJ
    Lee, KC
    Chung, JG
    Parhi, KK
    [J]. 2002 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, 2002, : 45 - 50
  • [48] Fixed-width confidence interval of log odds ratio in correlated setup for crossover design
    Bandyopadhyay, Uttam
    Sarkar, Suman
    Biswas, Atanu
    [J]. SEQUENTIAL ANALYSIS-DESIGN METHODS AND APPLICATIONS, 2024, 43 (01): : 49 - 56
  • [49] Optimal Compression of Element Pairs in Fixed-Width Memories
    Rottenstreich, Ori
    Cassuto, Yuval
    [J]. 2017 IEEE INFORMATION THEORY WORKSHOP (ITW), 2017, : 156 - 160
  • [50] FIXED-WIDTH CONFIDENCE-INTERVALS FOR CONTRASTS IN THE MEANS
    CHATURVEDI, A
    SHUKLA, ND
    SHUKLA, PS
    [J]. ANNALS OF THE INSTITUTE OF STATISTICAL MATHEMATICS, 1992, 44 (01) : 157 - 167