Efficient Fixed-Width Adder-Tree Design

被引:11
|
作者
Mohanty, Basant Kumar [1 ]
机构
[1] SVKMs NMIMS, Mukesh Patel Sch Technol Management & Engn, Dept Elect & Telecommun Engn, Shirpur Campus, Dhule 425405, India
关键词
Adder; approximate design; arithmetic circuit; LOW-POWER;
D O I
10.1109/TCSII.2018.2849214
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Conventionally, fixed-width adder-tree (AT) design is obtained from the full-width AT design by employing direct or post-truncation. In direct-truncation, one lower order bit of each adder output of full-width AT is post-truncated, and in the case of post-truncation, (p) lower order-bits of final-stage adder output are truncated, where p = [log(2)N] and N is the input-vector size. Both these methods does not provide an efficient design. In this brief, a novel scheme is presented to obtain fixed-width AT design using truncated input. A bias estimation formula based on probabilistic approach is presented to compensate for the truncation error. The proposed fixed-width AT design for input-vector sizes 8 and 16 offers (37%, 23%, 22%) and (51%, 30%, 27%) area-delay product saving for word-length sizes (8, 12, 16), respectively, and calculates the output almost with the same accuracy as the post-truncated fixed-width AT, which has the highest accuracy among the existing fixed-width AT. Further, we observed that Walsh-Hadamard transform based on the proposed fixed-width AT design reconstruct higher-texture images with higher peak signal-to-noise ratio (PSNR) and moderate-texture images with almost the same PSNR compared to those obtained using the existing AT designs. Besides, the proposed design creates an additional advantage to optimize other blocks appear at the upstream of the AT in a complex design.
引用
收藏
页码:292 / 296
页数:5
相关论文
共 50 条
  • [1] Proposal for an Efficient Reconfigurable Fixed-Width Multiplier
    Sudhakar, Aswathy
    Gokila, D.
    [J]. RECENT ADVANCES IN NETWORKING, VLSI AND SIGNAL PROCESSING, 2010, : 79 - +
  • [2] Fixed-Width Group CSD Multiplier Design
    Kim, Yong-Eun
    Cho, Kyung-Ju
    Chung, Jin-Gyun
    Huang, Xinming
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2010, E93D (06): : 1497 - 1503
  • [3] Design of low error fixed-width squarer
    Cho, KJ
    Kim, WK
    Kim, BK
    Chung, JG
    [J]. SIPS 2003: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2003, : 213 - 218
  • [4] Design of Fixed-Width Multipliers With Linear Compensation Function
    Petra, Nicola
    De Caro, Davide
    Garofalo, Valeria
    Napoli, Ettore
    Strollo, Antonio Giuseppe Maria
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (05) : 947 - 960
  • [5] Low-error fixed-width squarer design
    Cho, KJ
    Choi, EM
    Chung, JG
    Lim, MS
    Kim, JW
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 137 - 140
  • [6] Design of testable multipliers for fixed-width data paths
    Mukherjee, N
    Rajski, J
    Tyszer, J
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1997, 46 (07) : 795 - 810
  • [7] Design of Error-Compensated Fixed-Width Multiplier
    Junghare, Aniket V.
    Keote, Rashmi S.
    Karule, P. T.
    [J]. 2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 1675 - 1678
  • [8] Design of low error CSD fixed-width multiplier
    Kim, SM
    Chung, JG
    Parhi, KK
    [J]. 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 69 - 72
  • [9] Fixed-width multipliers for the implementation of efficient digital FIR filters
    Garofalo, Valeria
    [J]. MICROELECTRONICS JOURNAL, 2008, 39 (12) : 1491 - 1498
  • [10] Power-efficient compensation circuit for fixed-width multipliers
    Kumar, Ganjikunta Ganesh
    Sahoo, Subhendu K.
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2020, 14 (04) : 505 - 509