Design of low error CSD fixed-width multiplier

被引:0
|
作者
Kim, SM [1 ]
Chung, JG [1 ]
Parhi, KK [1 ]
机构
[1] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an error compensation method for a canonic signed digit (CSD) fixed-width multiplier that receives a W-bit input and produces a W-bit product. To efficiently compensate for the quantization error, the truncated bits are divided into two groups (major group and minor group) depending upon their effects on the quantization error. The desired error compensation bias is first expressed in terms of the truncated bits in the major group. Then the effects of the other truncated bits in the minor group are taken care of by a probabilistic estimation. The design of error compensation bias circuit requires only a few logic gates in most cases. By simulations, it is shown that significant reduction in the truncation error can be achieved by the proposed error compensation method.
引用
收藏
页码:69 / 72
页数:4
相关论文
共 50 条
  • [1] Low error fixed-width CSD multiplier with efficient sign extension
    Kim, SM
    Chung, JG
    Parhi, KK
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2003, 50 (12) : 984 - 993
  • [2] Fixed-Width Group CSD Multiplier Design
    Kim, Yong-Eun
    Cho, Kyung-Ju
    Chung, Jin-Gyun
    Huang, Xinming
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2010, E93D (06): : 1497 - 1503
  • [3] Design of low-error fixed-width modified booth multiplier
    Cho, KJ
    Lee, KC
    Chung, JG
    Parhi, KK
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (05) : 522 - 531
  • [4] Design of low-error fixed-width multiplier for DSP applications
    Jou, JM
    Kuang, SR
    [J]. ELECTRONICS LETTERS, 1997, 33 (19) : 1597 - 1598
  • [5] Low error fixed-width modified booth multiplier
    Cho, KJ
    Lee, KC
    Chung, JG
    Parhi, KK
    [J]. 2002 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, 2002, : 45 - 50
  • [6] Design of Error-Compensated Fixed-Width Multiplier
    Junghare, Aniket V.
    Keote, Rashmi S.
    Karule, P. T.
    [J]. 2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 1675 - 1678
  • [7] Design of the lower error fixed-width multiplier and its application
    Van, LD
    Wang, SS
    Feng, WS
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2000, 47 (10) : 1112 - 1118
  • [8] Design of low error fixed-width squarer
    Cho, KJ
    Kim, WK
    Kim, BK
    Chung, JG
    [J]. SIPS 2003: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2003, : 213 - 218
  • [9] Design of a Low-Error Fixed-Width Radix-8 Booth Multiplier
    Bhusare, Saroja S.
    Bhaaskaran, V. S. Kanchana
    [J]. 2014 FIFTH INTERNATIONAL CONFERENCE ON SIGNAL AND IMAGE PROCESSING (ICSIP 2014), 2014, : 206 - 209
  • [10] Design of low power fixed-width multiplier with row bypassing
    Balamurugan, S.
    Ghosh, Sneha
    Atul
    Balakumaran, S.
    Marimuthu, R.
    Mallick, P. S.
    [J]. IEICE ELECTRONICS EXPRESS, 2012, 9 (20): : 1568 - 1575