Low k1 logic design using gridded design rules

被引:17
|
作者
Smayling, Michael C. [1 ]
Liu, Hua-Yu [2 ]
Cai, Lynn [2 ]
机构
[1] Tela Innovat Inc, 655 Technol Pkwy,Suite 150, Campbell, CA 95008 USA
[2] ASML Co, Brion Technol, Santa Clara, CA 95054 USA
来源
DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION II | 2008年 / 6925卷
关键词
low k(1); gridded design rules; restricted design rules; context dependent hotspots;
D O I
10.1117/12.772875
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Dimensions for 32nm generation logic are expected to be similar to 45nm. Even with high NA scanners, the k(1) factor is below 0.32. Gridded-design-rules (GDR) are a form of restricted design rules (RDR) and have a number. of benefits from design through fabrication. The combination of rules and topologies can be verified during logic technology development, much as is done with memories. Topologies which have been preverified can be used to implement random logic functions with "hotspot" prevention that is virtually context-independent. Mask data preparation is simplified with less aggressive OPC, resulting in shorter fracturing, writing, and inspection times. In the wafer fab, photolithography, etch, and CMP are more controllable because of the grating-like patterns. Tela Canvas (TM) GDR layout was found to give smaller area cells than a conventional 2D layout style. Variability and context independence. were also improved.
引用
收藏
页数:7
相关论文
共 50 条
  • [1] OPC-Lite™ for Gridded Designs at Low k1
    Axelrad, V.
    Smayling, M.
    Tsujita, K.
    Mikami, K.
    Yaegashi, H.
    PHOTOMASK TECHNOLOGY 2014, 2014, 9235
  • [2] Impact of optimized illumination upon simple lambda based design rules for low K1 lithography
    Postnikov, S
    Lucas, K
    Wimmer, K
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XV, 2001, 4344 : 797 - 808
  • [3] APF® pitch-halving for 22nm logic cells using gridded design rules
    Smayling, Michael C.
    Bencher, Christopher
    Chen, Hao D.
    Dai, Huixiong
    Duane, Michael P.
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION II, 2008, 6925
  • [4] Re-evaluating simple lambda based design rules for low K1 lithography process control
    Postnikov, S
    Lucas, K
    Roman, B
    Wimmer, K
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XIV, 2000, 3998 : 901 - 912
  • [5] Source optimization and mask design to minimize MEEF in low k1 lithography
    Xiao, Guangming
    Cecil, Tom
    Pang, Lingyong
    Gleason, Bob
    McCarty, John
    PHOTOMASK AND NEXT-GENERATION LITHOGRAPHY MASK TECHNOLOGY XV, PTS 1 AND 2, 2008, 7028
  • [6] Process latitude extension in low k1 DRAM lithography using specific layer oriented illumination design
    Kang, YS
    Nam, DS
    Hwang, C
    Woo, SG
    Cho, HK
    Han, WS
    OPTICAL MICROLITHOGRAPHY XVI, PTS 1-3, 2003, 5040 : 1304 - 1309
  • [7] Design and fabrication of customized illumination patterns for low k1 lithography: a diffractive approach
    Himel, MD
    Hutchins, RE
    Colvin, JC
    Poutous, MK
    Kathman, AD
    Fedor, AS
    OPTICAL MICROLITHOGRAPHY XIV, PTS 1 AND 2, 2001, 4346 : 1436 - 1442
  • [8] Revisiting K1(1270) - K1(1400) mixing with QCD sum rules
    Shi, Yu-Ji
    Zeng, Jun
    Deng, Zhi-Fu
    PHYSICAL REVIEW D, 2024, 109 (01)
  • [9] CONSTRUCTION OF REGULAR AND IRREGULAR LDPC CODES USING (n, {k1, k2}, 1) BLOCK DESIGN
    Patil, Siddarama R.
    Pathak, Sant S.
    ICSPC: 2007 IEEE INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATIONS, VOLS 1-3, PROCEEDINGS, 2007, : 1555 - 1558
  • [10] STABILIZATION PONDS DESIGN AS A FUNCTION OF ORGANIC REMOVAL COEFFICIENT (K1)
    CORDOBA, LT
    ECHEGOYEN, FB
    ACTA HYDROCHIMICA ET HYDROBIOLOGICA, 1987, 15 (06): : 659 - 664