Low k1 logic design using gridded design rules

被引:17
|
作者
Smayling, Michael C. [1 ]
Liu, Hua-Yu [2 ]
Cai, Lynn [2 ]
机构
[1] Tela Innovat Inc, 655 Technol Pkwy,Suite 150, Campbell, CA 95008 USA
[2] ASML Co, Brion Technol, Santa Clara, CA 95054 USA
来源
DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION II | 2008年 / 6925卷
关键词
low k(1); gridded design rules; restricted design rules; context dependent hotspots;
D O I
10.1117/12.772875
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Dimensions for 32nm generation logic are expected to be similar to 45nm. Even with high NA scanners, the k(1) factor is below 0.32. Gridded-design-rules (GDR) are a form of restricted design rules (RDR) and have a number. of benefits from design through fabrication. The combination of rules and topologies can be verified during logic technology development, much as is done with memories. Topologies which have been preverified can be used to implement random logic functions with "hotspot" prevention that is virtually context-independent. Mask data preparation is simplified with less aggressive OPC, resulting in shorter fracturing, writing, and inspection times. In the wafer fab, photolithography, etch, and CMP are more controllable because of the grating-like patterns. Tela Canvas (TM) GDR layout was found to give smaller area cells than a conventional 2D layout style. Variability and context independence. were also improved.
引用
收藏
页数:7
相关论文
共 50 条
  • [41] Radiative B→K1 decays in the light-cone sum rules
    Lee, Jong-Phil
    PHYSICAL REVIEW D, 2006, 74 (07):
  • [42] Design of Comparator Using Domino Logic and CMOS Logic
    Rangari, Abhishek V.
    Gaidhani, Yashika A.
    PROCEEDINGS OF 2016 ONLINE INTERNATIONAL CONFERENCE ON GREEN ENGINEERING AND TECHNOLOGIES (IC-GET), 2016,
  • [43] DESIGN OF LOW POWER FLUERIC LOGIC CIRCUITS
    TRASK, RP
    ISEMAN, JM
    HYDRAULICS & PNEUMATICS, 1967, 20 (10) : 52 - &
  • [44] Maintaining lithographic quality during OPC for low k1 and MEEF processes constrained by Mask Dimensional Rules.
    Cork, C
    Melvin, LS
    Miller, M
    Lugg, R
    Rieger, ML
    24TH ANNUAL BACUS SYMPOSIUM ON PHOTOMASK TECHNOLOGY, PT 1 AND 2, 2004, 5567 : 1161 - 1167
  • [45] LOGIC DESIGN USING EFL STRUCTURES
    ELMASRY, MI
    IEEE TRANSACTIONS ON COMPUTERS, 1976, 25 (09) : 952 - 956
  • [46] Low power dynamic logic circuit design using a pseudo dynamic buffer
    Tang, Fang
    Bermak, Amine
    Gu, Zhouye
    INTEGRATION-THE VLSI JOURNAL, 2012, 45 (04) : 395 - 404
  • [47] LOGIC AND DESIGN IN ART, SCIENCE AND MATHEMATICS - BARRATT,K
    MARCH, LJ
    ENVIRONMENT AND PLANNING B-PLANNING & DESIGN, 1980, 7 (02): : 241 - 244
  • [48] Design of low power two bit magnitude comparator using adiabatic logic
    Kumar, Dinesh
    Kumar, Manoj
    2016 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS), 2016, : 247 - 252
  • [49] Design of Low Power High Speed ALU Using Feedback Switch Logic
    Prakash, Patanjali
    Saxena, A. K.
    2009 INTERNATIONAL CONFERENCE ON ADVANCES IN RECENT TECHNOLOGIES IN COMMUNICATION AND COMPUTING (ARTCOM 2009), 2009, : 899 - 902
  • [50] LOGIC AND DESIGN - IN ART, SCIENCE AND MATHEMATICS - BARRATT,K
    BROADBENT, G
    RIBA JOURNAL-ROYAL INSTITUTE OF BRITISH ARCHITECTS, 1980, 87 (09): : 26 - 26