Timing-driven global routing with efficient buffer insertion

被引:1
|
作者
Xu, JY [1 ]
Hong, XL [1 ]
Jing, T [1 ]
机构
[1] Tsinghua Univ, Dept Comp Sci & Technol, Beijing 100084, Peoples R China
关键词
VLSI layout; global routing; timing-driven; buffer insertion; routability;
D O I
10.1093/ietfec/e88-a.11.3188
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Timing optimization is an important goal of global routing in deep submicron era. To guarantee the timing performance of the circuit, merely adopting topology optimization becomes inadequate. In this paper, we present an efficient timing-driven global routing algorithm with buffer insertion. Our approach is capable of applying topological-based timing optimization and buffer insertion simultaneously with routablity considerations. Compared with previous works, we efficiently solve the timing issues under a limited buffer usage. The experimental results have demonstrated significant delay improvement within short runtime with very small number of buffers inserted.
引用
收藏
页码:3188 / 3195
页数:8
相关论文
共 50 条
  • [41] Switch bound allocation for maximizing routability in timing-driven routing of FPGA's
    Zhu, K
    Wong, DF
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1998, 17 (04) : 316 - 323
  • [42] Prim-Dijkstra Revisited: Achieving Superior Timing-driven Routing Trees
    Alpert, Charles J.
    Chow, Wing-Kai
    Han, Kwangsoo
    Kahng, Andrew B.
    Li, Zhuo
    Liu, Derong
    Venkatesh, Sriram
    PROCEEDINGS OF THE 2018 INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN (ISPD'18), 2018, : 10 - 17
  • [43] A novel technique integrating buffer insertion into timing driven placement*
    Luo, Lijuan
    Zhou, Qiang
    Cai, Yici
    Hong, Xianlong
    Wang, Yibo
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 5599 - +
  • [44] A novel and efficient timing-driven global router for standard cell layout design based on critical network concept
    Jing, T
    Hong, XL
    Bao, HY
    Cai, YC
    Xu, JY
    Gu, J
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 165 - 168
  • [45] Efficient timing closure without timing driven placement and routing
    Vujkovic, M
    Wadkins, D
    Swartz, B
    Sechen, C
    41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 268 - 273
  • [46] A fast timing-driven routing algorithm for FPGA High Fan-out Net
    Chen, Xun
    Zhang, Min-Xuan
    Guofang Keji Daxue Xuebao/Journal of National University of Defense Technology, 2011, 33 (06): : 61 - 65
  • [47] Efficient optimization by modifying the objective function: Applications to timing-driven VLSI layout
    Baldick, R
    Kahng, AB
    Kennings, A
    Markov, IL
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2001, 48 (08) : 947 - 956
  • [48] Timing-driven obstacles-avoiding routing tree construction for a multiple-layer system
    Huang, Hsin-Hsiung
    Huang, Hui-Yu
    Lin, Yu-Cheng
    Hsieh, Tsai-Ming
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 1200 - +
  • [49] Simultaneous shield and buffer insertion for crosstalk noise reduction in global routing
    Zhang, Tianpei
    Sapatnekar, Sachin S.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (06) : 624 - 636
  • [50] Simultaneous shield and buffer insertion for crosstalk noise reduction in global routing
    Zhang, TP
    Sapatnekar, SS
    IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2004, : 93 - 98