Timing-driven global routing with efficient buffer insertion

被引:1
|
作者
Xu, JY [1 ]
Hong, XL [1 ]
Jing, T [1 ]
机构
[1] Tsinghua Univ, Dept Comp Sci & Technol, Beijing 100084, Peoples R China
关键词
VLSI layout; global routing; timing-driven; buffer insertion; routability;
D O I
10.1093/ietfec/e88-a.11.3188
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Timing optimization is an important goal of global routing in deep submicron era. To guarantee the timing performance of the circuit, merely adopting topology optimization becomes inadequate. In this paper, we present an efficient timing-driven global routing algorithm with buffer insertion. Our approach is capable of applying topological-based timing optimization and buffer insertion simultaneously with routablity considerations. Compared with previous works, we efficiently solve the timing issues under a limited buffer usage. The experimental results have demonstrated significant delay improvement within short runtime with very small number of buffers inserted.
引用
收藏
页码:3188 / 3195
页数:8
相关论文
共 50 条
  • [21] A coupling and crosstalk considered timing-driven global routing algorithm for high performance circuit design
    Xu, JY
    Hong, XL
    Tong, J
    Ling, Z
    Jun, G
    ASP-DAC 2004: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2004, : 677 - 682
  • [22] Timing-driven routing for symmetrical-array-based FPGAs
    Zhu, K
    Chang, YW
    Wong, DF
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1998, : 628 - 633
  • [23] Timing-Driven Placement for FPGA Architectures with Dedicated Routing Paths
    Nikolic, Stefan
    Zgheib, Grace
    Ienne, Paolo
    2020 30TH INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS (FPL), 2020, : 153 - 161
  • [24] Timing-driven routing for symmetrical array-based FPGAs
    Chang, YW
    Zhu, K
    Wong, DF
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2000, 5 (03) : 433 - 450
  • [25] Timing-driven redundant contact insertion for standard cell yield enhancement
    Iizuka, Tetsuya
    Ikeda, Makoto
    Asada, Kunihiro
    2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 704 - 707
  • [26] An Area-Efficient Timing-Driven Routing Algorithm for Scalable FPGAs with Time-Multiplexed Interconnects
    Liu, Hanyu
    Chen, Xiaolei
    Ha, Yajun
    PROCEEDINGS OF THE SIXTEENTH IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, 2008, : 275 - 276
  • [27] A timing-driven global routing algorithm with pin assignment, block reshaping, and positioning for building block layout
    Koide, T
    Wakabayashi, S
    PROCEEDINGS OF THE ASP-DAC '98 - ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1998 WITH EDA TECHNO FAIR '98, 1998, : 577 - 583
  • [28] A novel timing-driven global routing algorithm considering coupling effects for high performance circuit design
    Xu, J
    Hong, XL
    Jing, T
    Cai, YC
    Gu, J
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2003, E86A (12) : 3158 - 3167
  • [29] A timing-driven global routing algorithm with pin assignment, block reshaping, and positioning for building block layout
    Koide, T
    Wakabayashi, S
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1998, E81A (12): : 2476 - 2484
  • [30] An Architecture and Timing-Driven Routing Algorithm for Area-Efficient FPGAs with Time-Multiplexed Interconnects
    Liu, Hanyu
    Chen, Xiaolei
    Ha, Yajun
    2008 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE AND LOGIC APPLICATIONS, VOLS 1 AND 2, 2008, : 614 - 617