Low Power SRAM Design using Independent Gate FinFET at 30nm Technology

被引:0
|
作者
Chodankar, Prathamesh [1 ]
Gangad, Ajit [1 ]
Suryavanshi, Indraneel [1 ]
机构
[1] VIT Univ, Sch Elect Engn, VLSI Design, Vellore, Tamil Nadu, India
关键词
FinFET; SRAM; Threshold Voltage(Vt);
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Energy efficient and low power circuit designing has become challenging for many years. Now a day in Modern IC designing, SRAM design somewhat significant because it will occupy more space on a die and consumes large fraction of energy of the chip. Scaling of conventional CMOS circuit leads to have short channel effects due to which, effect such as drain induced barrier lowering, hot electron effect, punch through etc. takes place and hence leakage power increases in the transistor. In this paper, to minimize short channel effects, we have designed SRAM cell using double gate FinFET. FinFET may be the most promising device in the LSI (large scale integration) circuits because it realizes the self-aligned double-gate structure easily. Simulation is performed with Cadence virtuoso tool. The low power in SRAM is achieved by driving the two gates of FinFET independently. We have designed some SRAM circuits using FinFET and compared their results. After that, using the best configuration we have designed 8x8 memory array.
引用
收藏
页码:52 / 56
页数:5
相关论文
共 50 条
  • [31] Finfet based sram design for low standby power applications
    Cakici, Tamer
    Kim, Keejong
    Roy, Kaushik
    [J]. ISQED 2007: PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2007, : 127 - +
  • [32] Design and analysis of INDEP FinFET SRAM cell at 7-nm technology
    Mushtaq, Umayia
    Sharma, Vijay Kumar
    [J]. INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2020, 33 (05)
  • [33] Design of highly stable, high speed and low power 10T SRAM cell in 18-nm FinFET technology
    Kumar, Appikatla Phani
    Lorenzo, Rohit
    [J]. ENGINEERING RESEARCH EXPRESS, 2023, 5 (03):
  • [34] Sub-threshold SRAM Design in 14 nm FinFET Technology with Improved Access Time and Leakage Power
    Zeinali, Behzad
    Madsen, Jens Kargaard
    Raghavan, Praveen
    Moradi, Farshad
    [J]. 2015 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, 2015, : 74 - 79
  • [35] A low-power single-ended SRAM in FinFET technology
    Ensan, Sina Sayyah
    Moaiyeri, Mohammad Hossein
    Moghaddam, Majid
    Hessabi, Shaahin
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2019, 99 : 361 - 368
  • [36] TMD FinFET with 4 nm Thin Body and Back Gate Control for Future Low Power Technology
    Chen, Min-Cheng
    Li, Kai-Shin
    Li, Lain-Jong
    Lu, Ang-Yu
    Li, Ming-Yang
    Chang, Yung-Huang
    Lin, Chang-Hsien
    Chen, Yi-Ju
    Hou, Yun-Fang
    Chen, Chun-Chi
    Wu, Bo-Wei
    Wu, Cheng-San
    Yang, Ivy
    Lee, Yao-Jen
    Shieh, Jia-Min
    Yeh, Wen-Kuan
    Shih, Jyun-Hong
    Su, Po-Cheng
    Sachid, Angada B.
    Wang, Tahui
    Yang, Fu-Liang
    Hu, Chenming
    [J]. 2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2015,
  • [37] Floating Gate Super Multi Level NAND Flash Memory Technology for 30nm and Beyond
    Kamigaichi, T.
    Arai, F.
    Nitsuta, H.
    Endo, M.
    Nishihara, K.
    Murata, T.
    Takekida, H.
    Izumi, T.
    Uchida, K.
    Maruyama, T.
    Kawabata, I.
    Suyama, Y.
    Sato, A.
    Ueno, K.
    Takeshita, H.
    Joko, Y.
    Watanabe, S.
    Liu, Y.
    Meguro, H.
    Kajita, A.
    Ozawa, Y.
    Watanabe, T.
    Sato, S.
    Tomiie, H.
    Kanamaru, Y.
    Shoji, R.
    Lai, C. H.
    Nakamichi, M.
    Oowada, K.
    Ishigaki, T.
    Hemink, G.
    Dutta, D.
    Dong, Y.
    Chen, C.
    Liang, G.
    Higashitani, M.
    Lutze, J.
    [J]. IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2008, TECHNICAL DIGEST, 2008, : 827 - +
  • [38] FDSOI SRAM Cells for Low Power Design at 22nm Technology Node
    Chen, Linbin
    Lombardi, Fabrizio
    Han, Jie
    [J]. 2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 527 - 530
  • [39] Statistical Design Optimization of FinFET SRAM Using Back-Gate Voltage
    Ebrahimi, Behzad
    Rostami, Masoud
    Afzali-Kusha, Ali
    Pedram, Massoud
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (10) : 1911 - 1916
  • [40] Low power SRAM design for 14 nm GAA Si-nanowire technology
    Kaushal, Gaurav
    Jeong, H.
    Maheshwaram, Satish
    Manhas, S. K.
    Dasgupta, S.
    Jung, S. O.
    [J]. MICROELECTRONICS JOURNAL, 2015, 46 (12) : 1239 - 1247