共 50 条
- [31] Finfet based sram design for low standby power applications [J]. ISQED 2007: PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2007, : 127 - +
- [33] Design of highly stable, high speed and low power 10T SRAM cell in 18-nm FinFET technology [J]. ENGINEERING RESEARCH EXPRESS, 2023, 5 (03):
- [34] Sub-threshold SRAM Design in 14 nm FinFET Technology with Improved Access Time and Leakage Power [J]. 2015 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, 2015, : 74 - 79
- [36] TMD FinFET with 4 nm Thin Body and Back Gate Control for Future Low Power Technology [J]. 2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2015,
- [37] Floating Gate Super Multi Level NAND Flash Memory Technology for 30nm and Beyond [J]. IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2008, TECHNICAL DIGEST, 2008, : 827 - +
- [38] FDSOI SRAM Cells for Low Power Design at 22nm Technology Node [J]. 2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 527 - 530
- [40] Low power SRAM design for 14 nm GAA Si-nanowire technology [J]. MICROELECTRONICS JOURNAL, 2015, 46 (12) : 1239 - 1247