Hybrid Memory Architecture for Voltage Scaling in Ultra-Low Power Multi-Core Biomedical Processors

被引:0
|
作者
Bortolotti, Daniele [1 ]
Bartolini, Andrea [1 ,2 ]
Weis, Christian [3 ]
Rossi, Davide [1 ]
Benini, Luca [1 ,2 ]
机构
[1] Univ Bologna, DEI, I-40126 Bologna, Italy
[2] Swiss Fed Inst Technol, Integrated Syst Lab, Zurich, Switzerland
[3] Univ Kaiserslautern, Microelect Syst Design, D-67663 Kaiserslautern, Germany
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Technology scaling enables today the design of sensor-based ultra-low cost chips well suited for emerging applications such as wireless body sensor networks, urban life and environment monitoring. Energy consumption is the key limiting factor of this up-coming revolution and memories are often the energy bottleneck mainly due to leakage power. This paper proposes an ultra-low power multi-core architecture targeting eHealth monitoring systems, where applications involve collection of sequences of slow biomedical signals and highly parallel computations at very low voltage. We propose a hybrid memory architecture that combines 6T-SRAM and 8T-SRAM operating in the same voltage domain and capable of dispatching at high voltage a normal operation and at low voltage a fully reliable small memory partition (8T) while the rest of the memory (6T) is state-retentive. Our architecture offers significant energy savings with a low area overhead in typical eHealth Compressed Sensingbased applications.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Rakeness-based Compressed Sensing on Ultra-Low Power Multi-Core Biomedical Processors
    Bortolotti, Daniele
    Mangia, Mauro
    Bartolini, Andrea
    Rovatti, Riccardo
    Setti, Gianluca
    Benini, Luca
    PROCEEDINGS OF THE 2014 CONFERENCE ON DESIGN AND ARCHITECTURES FOR SIGNAL AND IMAGE PROCESSING, 2014,
  • [2] Approximate Compressed Sensing: Ultra-Low Power Biosignal Processing via Aggressive Voltage Scaling on a Hybrid Memory Multi-core Processor
    Bortolotti, Daniele
    Mamaghanian, Hoseein
    Bartoni, Andrea
    Ashouei, Maryam
    Stuijt, Jan
    Atienza, David
    Vandergheynst, Pierre
    Benini, Luca
    PROCEEDINGS OF THE 2014 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2014, : 45 - 50
  • [3] A Multi-Core Reconfigurable Architecture for Ultra-Low Power Bio-Signal Analysis
    Duch, Loris
    Basu, Soumya
    Braojos, Ruben
    Atienza, David
    Ansaloni, Giovanni
    Pozzi, Laura
    PROCEEDINGS OF 2016 IEEE BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE (BIOCAS), 2016, : 416 - 419
  • [4] Ultra Compact, Quadratic Power Proxies for Multi-Core Processors
    Yasin, Muhammad
    Shahrour, Anas
    Elfadel, Ibrahim
    2013 IEEE 20TH INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2013, : 954 - 957
  • [5] The Cache-Core Architecture to Enhance the Memory Performance on Multi-Core Processors
    Mori, Yosuke
    Kise, Kenji
    2009 INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED COMPUTING, APPLICATIONS AND TECHNOLOGIES (PDCAT 2009), 2009, : 445 - 450
  • [6] Scalable EEG Seizure Detection on an Ultra Low Power Multi-Core Architecture
    Benatti, S.
    Montagna, F.
    Rossi, D.
    Benini, L.
    PROCEEDINGS OF 2016 IEEE BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE (BIOCAS), 2016, : 86 - 89
  • [7] RCS: Runtime Resource and Core Scaling for Power-Constrained Multi-core Processors
    Ghasemi, Hamid Reza
    Kim, Nam Sung
    PROCEEDINGS OF THE 23RD INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES (PACT'14), 2014, : 251 - 262
  • [8] Unified, Ultra Compact, Quadratic Power Proxies for Multi-Core Processors
    Yasin, Muhammad
    Shahrour, Anas
    Elfadel, Ibrahim M.
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [9] An ultra-low power resilient multi-core architecture with static and dynamic tolerance to ambient temperature-induced variability
    Bortolotti, Daniele
    Bartolini, Andrea
    Benini, Luca
    MICROPROCESSORS AND MICROSYSTEMS, 2014, 38 (08) : 776 - 787
  • [10] Power Consumption in Multi-core Processors
    Balakrishnan, M.
    CONTEMPORARY COMPUTING, 2012, 306 : 3 - 3