Selective Thinning Technology of Solder Resist for Ultra-Thin and High-Density IC Packaging

被引:1
|
作者
Suzuki, Yuya [1 ]
Toyoda, Yuji [2 ]
机构
[1] Taiyo Amer, 1731 Technol Dr,Ste 595, San Jose, CA 95110 USA
[2] Mitsubishi Paper Mills Co Ltd, Sumida Ku, 2-10-14 Ryogoku, Tokyo, Japan
关键词
Solder resist thinning; Wet etching; Multi-stepped structure; Half-etching; Patterning; PERFORMANCE;
D O I
10.1109/ECTC32696.2021.00133
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an innovative process technology in solder resist (SR) thinning to form multi-stepped SR structures. The resist thinning (RT) process can thin down SR layer highly uniformly at a large panel scale. The RT process is also capable of SR patterning by combined with photolithography process to enable selective SR thinning. This paper first discusses the process mechanism and studies impact of process parameters. Comparison studies of the RT process against a standard development process were conducted to demonstrate uniform SR thickness reduction by the RT process. Additionally, variety of unique SR structures were demonstrated using the RT process to illustrate potential applications of the process to variety of packaging substrates, such as ultra-thin substrates, high-density substrates, and multi-chip module substrates.
引用
收藏
页码:774 / 780
页数:7
相关论文
共 50 条
  • [1] Ultra-thin & high-density packaging using both sides flip chip technology
    Nishida, K
    Shimizu, K
    Yoshino, M
    Yagi, Y
    Uji, K
    Koguchi, H
    Sasaki, C
    2002 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 2002, 4931 : 366 - 371
  • [2] Ultra-thin and high-density packaging using both sides flip chip technology
    Nishida, K
    Shimizu, K
    Yoshino, N
    Koguchi, H
    Taweejun, N
    ADVANCES IN ELECTRONIC PACKAGING 2003, VOL 2, 2003, : 819 - 826
  • [3] Reliability in Selective Thinning Technology of Solder Resist for New IC Substrate Architecture
    Suzuki, Yuya
    Toyoda, Yuji
    2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 1977 - 1981
  • [4] Ultra-thin high-density packaging substrate for high-performance CSP and SiP
    Shimoto, T
    Baba, K
    Murai, H
    Maeda, T
    Kata, K
    Urano, W
    Ohta, H
    2003 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, 2003, 5288 : 235 - 240
  • [5] Ultra-thin high-density LSI packaging substrate for advanced CSPs and SiPs
    Shimoto, T
    Baba, K
    Matsui, K
    Tsukano, J
    Maeda, T
    Yachi, K
    MICROELECTRONICS RELIABILITY, 2005, 45 (3-4) : 567 - 574
  • [6] HIGH-DENSITY PACKAGING TECHNOLOGY ULTRA THIN PACKAGE + NEW TAB PACKAGE
    NAKAGAWA, O
    SHIMAMOTO, H
    UEDA, T
    SHIMOMURA, K
    HATA, T
    TACHIKAWA, T
    FUKUSHIMA, J
    BANJO, T
    YAMAMOTO, I
    JOURNAL OF ELECTRONIC MATERIALS, 1989, 18 (05) : 633 - 643
  • [7] Ultra-thin high density capacitors for advanced packaging solutions
    Seidel, Konrad
    Boettcher, Mathias
    Dobritz, Stefan
    Czemohorsky, Malte
    Riedel, Stefan
    Weinreich, Wenke
    2015 EUROPEAN MICROELECTRONICS PACKAGING CONFERENCE (EMPC), 2015,
  • [8] Embedded IC packaging technology for ultra-thin and highly compact RF module.
    Pinel, S
    Lee, CH
    Yoon, SW
    Nuttinck, S
    Lim, K
    Laskar, J
    53RD ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2003 PROCEEDINGS, 2003, : 24 - 29
  • [9] Signal integrity and power integrity properties of FCBGA based on ultra-thin, high-density packaging substrate
    Sakai, J
    Shimoto, T
    Nakase, K
    Motonaga, K
    Honda, H
    Inoue, H
    55th Electronic Components & Technology Conference, Vols 1 and 2, 2005 Proceedings, 2005, : 284 - 290
  • [10] HIGH-DENSITY PACKAGING TECHNOLOGY
    NISHI, Y
    MIZUNO, K
    ELECTROCOMPONENT SCIENCE AND TECHNOLOGY, 1981, 9 (01): : 3 - 8