A 60 GHz High Gain Transformer-Coupled Differential Cascode Power Amplifier in 65 nm CMOS

被引:0
|
作者
Liu, Jenny Yi-Chun [1 ]
Chang, Mau-Chung Frank [1 ]
机构
[1] Univ Calif Los Angeles, Dept Elect Engn, High Speed Elect Lab, Los Angeles, CA 90095 USA
来源
IEICE TRANSACTIONS ON ELECTRONICS | 2011年 / E94C卷 / 10期
关键词
CMOS; millimeter-wave; integrated circuits; power amplifier; V-band;
D O I
10.1587/transele.E94.C.1508
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fully differential high gain V-band three-stage transformer-coupled power amplifier (PA) is designed and implemented in 65 nm CMOS process. On-chip transformers which offer DC biasing for individual stages, extra stabilization mechanism, single-ended to differential conversion, and input/inter-stage/output matching are used to facilitate a compact amplifier design. The design and optimization methodologies of active and passive devices are presented. With a cascode configuration, the amplifier achieves a linear gain of 30.5 dB centered at 63.5 GHz and a -40 dB reverse isolation under a 1 V supply, which compares favorably to recent published V-band PAs. The amplifier delivers 9 dBm and 13 dBm saturation output power (P-sat) under 1 V and 1.5 V supplies, respectively, and occupies score chip area of 0.05 mm(2). The measurement results validate a high gain and area-efficient power amplifier design methodology in deep-scaled CMOS for applications in millimeter-wave communication.
引用
收藏
页码:1508 / 1514
页数:7
相关论文
共 50 条
  • [31] A Wideband Programmable-Gain Amplifier for 60GHz Applications in 65nm CMOS
    Hsieh, Yi-Keng
    Hsieh, Hsieh-Hung
    Lu, Liang-Hung
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [32] 60 GHz compact low noise amplifier in 65 nm CMOS
    Kunze, J. W.
    Weyers, C.
    Mayr, P.
    Bilgic, A.
    Hausner, J.
    ELECTRONICS LETTERS, 2009, 45 (20) : 1035 - U46
  • [33] A 60-GHz 90-nm CMOS cascode amplifier with interstage matching
    Heydari, B.
    Reynaert, P.
    Adabi, E.
    Bohsali, M.
    Afshar, B.
    Arbabian, M. A.
    Niknejad, A. M.
    2007 EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE, VOLS 1 AND 2, 2007, : 225 - 228
  • [34] The Design of Wideband Transformer-Coupled 90-nm CMOS Power Amplifier for V-band Application
    Chou, Min-Li
    Chiu, Hsien-Chin
    2017 INTERNATIONAL WORKSHOP ON ELECTROMAGNETICS: APPLICATIONS AND STUDENT INNOVATION COMPETITION (IEEE IWEM 2017), 2017, : 162 - 163
  • [35] Adaptively Biased 60-GHz Doherty Power Amplifier in 65-nm CMOS
    Chen, Shichang
    Wang, Gaofeng
    Cheng, Zhiqun
    Qin, Pei
    Xue, Quan
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2017, 27 (03) : 296 - 298
  • [36] A Dual-Mode Highly Efficient 60 GHz Power Amplifier in 65 nm CMOS
    Farahabadi, Payam M.
    Moez, Kambiz
    2014 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, 2014, : 155 - 158
  • [37] A low-power high-gain LNA for the 60 GHz band in a 65 nm CMOS technology
    Kraemer, Michael
    Dragomirescu, Daniela
    Plana, Robert
    APMC: 2009 ASIA PACIFIC MICROWAVE CONFERENCE, VOLS 1-5, 2009, : 1156 - 1159
  • [38] A 129.5-151.5GHz Fully Differential Power Amplifier in 65nm CMOS
    Su, Guodong
    Wan, Cao
    Chen, Dirong
    Gao, Xianghong
    Sun, Lingling
    2019 IEEE MTT-S INTERNATIONAL WIRELESS SYMPOSIUM (IWS 2019), 2019,
  • [39] A High Gain 107 GHz Amplifier in 130 nm CMOS
    Momeni, Omeed
    Afshari, Ehsan
    2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
  • [40] An 8–18 GHz power amplifier with novel gain fluctuation compensation technique in 65 nm CMOS
    Jie Gong
    Wei Li
    Jintao Hu
    Jiao Ye
    Tao Wang
    Journal of Semiconductors, 2018, 39 (12) : 207 - 213