Analytical model for the propagation delay of through silicon vias

被引:22
|
作者
Khalil, DiaaEldin [1 ]
Ismail, Yehea [1 ]
Khellah, Muhammad [2 ]
Karnik, Tanay [2 ]
De, Vivek [2 ]
机构
[1] Northwestern Univ, EECS Dept, Evanston, IL 60208 USA
[2] Intel Corp, Circuits Res Lab, Santa Clara, CA USA
关键词
D O I
10.1109/ISQED.2008.128
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper explores the modeling of the propagation delay of through silicon Was (TSVs) in 3D integrated circuits. The electrical characteristics and models of the TSVs are very crucial in enabling the analysis and CAD in 3D integrated circuits. In this paper, an analytical model for the propagation delay of the TSV as a function of its physical dimensions is proposed The presented analytical model is in great agreement with simulations using electromagnetic field solver and lossy transmission line circuit model. Compared to earlier interconnect models, the presented analytical model provides higher accuracy and fidelity in addition to its simplicity. Hence, the presented analytical model is very useful in the analysis of 3D integrated circuits.
引用
收藏
页码:553 / +
页数:2
相关论文
共 50 条
  • [41] A Model of Air-Gap Through-Silicon Vias (TSVs) for Microwave Applications
    Liu, Xiaoxian
    Zhu, Zhangming
    Yang, Yintang
    Ding, Ruixue
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2015, 25 (08) : 493 - 495
  • [42] Improved transmission line model for high-frequency modelling of through silicon vias
    Gerakis, Vasileios
    Hatzopoulos, Alkis
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2019, 106 (05) : 785 - 798
  • [43] Test Structures for Characterization of Through-Silicon Vias
    Stucchi, Michele
    Perry, Daniel
    Katti, Guruprasad
    Dehaene, Wim
    Velenis, Dimitrios
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2012, 25 (03) : 355 - 364
  • [44] Air-Gap Through-Silicon Vias
    Huang, Cui
    Chen, Qianwen
    Wang, Zheyao
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (03) : 441 - 443
  • [45] Wetting process of copper filling in through silicon vias
    Zhang, Junhong
    Luo, Wei
    Li, Yi
    Gao, Liming
    Li, Ming
    APPLIED SURFACE SCIENCE, 2015, 359 : 736 - 741
  • [46] Transient Analysis of Through-Silicon Vias in Floating Silicon Substrate
    Zhao, Wen-Sheng
    Zheng, Jie
    Chen, Shichang
    Wang, Xiang
    Wang, Gaofeng
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2017, 59 (01) : 207 - 216
  • [47] Silicon interposer with TSVs (through silicon vias) and fine multilayer wiring
    Sunohara, Masahiro
    Tokunaga, Takayuki
    Kurihara, Takashi
    Higashi, Mitsutoshi
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 847 - 852
  • [48] Parylene N as a dielectric material for Through Silicon Vias
    Majeed, Bivragh
    Pham, Nga P.
    Tezean, Deniz S.
    Beync, Eric
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 1556 - 1561
  • [49] Resistance and Inductance Calculations of the Tapered Through Silicon Vias
    Liang, Yuanjun
    Li, Ye
    2010 12TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2010, : 783 - 786
  • [50] Analytical, Numerical-, and Measurement-Based Methods for Extracting the Electrical Parameters of Through Silicon Vias (TSVs)
    Ndip, Ivan
    Zoschke, Kai
    Loebbicke, Kai
    Wolf, M. Juergen
    Guttowski, Stephan
    Reichl, Herbert
    Lang, Klaus-Dieter
    Henke, Heino
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2014, 4 (03): : 504 - 515