An Embedded All-Digital Circuit to Measure PLL Response

被引:9
|
作者
Fischette, Dennis M. [1 ]
Loke, Alvin L. S. [2 ]
DeSantis, Richard J. [1 ]
Talbot, Gerry R. [3 ]
机构
[1] Adv Micro Devices Inc, Sunnyvale, CA 94085 USA
[2] Adv Micro Devices Inc, Ft Collins, CO 80528 USA
[3] Adv Micro Devices Inc, Boxboro, MA 01719 USA
关键词
Bandwidth; CMOS integrated circuits; design-for-test; embedded test; loop response; measurement circuitry; peaking; phase-locked loops; TRANSMITTER;
D O I
10.1109/JSSC.2010.2048143
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present an all-digital measurement circuit that enables wafer-level test and characterization of phase-locked loop (PLL) response. Through modifications only in the PLL feedback divider state machine, this technique facilitates accurate estimation of PLL frequency-domain closed-loop bandwidth and gain peaking by respectively measuring the time-domain crossover time and maximum overshoot of phase error to a self-induced phase step in the feedback clock. These transient measurements are related back to bandwidth and peaking through the proportionality relationships of crossover time to reciprocal bandwidth and maximum overshoot to peaking. The design-for-test circuit can be used to generate a transient plot of step response, measure static phase error, and observe phase-lock status. We report silicon results from two demonstration vehicles built in a 45-nm SOI-CMOS logic technology for high-performance microprocessors.
引用
收藏
页码:1492 / 1503
页数:12
相关论文
共 50 条
  • [41] Near-threshold all-digital PLL with dynamic voltage scaling power management
    Chang, C. -W.
    Chang, K. -Y.
    Chu, Y. -H.
    Jou, S. -J.
    ELECTRONICS LETTERS, 2016, 52 (02) : 109 - 110
  • [42] An All-Digital PLL Synthesized from a Digital Standard Cell Library in 65nm CMOS
    Park, Youngmin
    Wentzloff, David D.
    2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
  • [43] THE ALL-DIGITAL DEGREE
    Jost, Daniel
    Clendenin, Heather
    LANDSCAPE ARCHITECTURE MAGAZINE, 2011, 101 (09) : 58 - +
  • [44] All-digital VMCs
    不详
    MANUFACTURING ENGINEERING, 2000, 124 (03): : 54 - 54
  • [45] An all-digital data recovery circuit optimization using matlab/simulink
    Ahmed, S. I., Circuits and Systems Society, IEEE CASS; Science Council of Japan; The Inst. of Electronics, Inf. and Communication Engineers, IEICE; The Institute of Electrical and Electronics Engineers, Inc., IEEE (Institute of Electrical and Electronics Engineers Inc.):
  • [46] The all-digital loop
    Verpooten, L
    Vos, E
    BROADBAND ACCESS AND NETWORK MANAGEMENT - NOC '98, 1998, : 110 - 118
  • [47] Modeling and Designing of an All-Digital Resonate-and-Fire Neuron Circuit
    Le, Trung-Khanh
    Bui, Trong-Tu
    Le, Duc-Hung
    IEEE ACCESS, 2023, 11 : 62318 - 62336
  • [48] Comparison of Two All-Digital Frequency Synthesizers with a Jitter Removal Circuit
    Basetas, Charis
    Temenos, Nikos
    Sotiriadis, Paul P.
    2018 IEEE INTERNATIONAL FREQUENCY CONTROL SYMPOSIUM (IFCS), 2018, : 489 - 492
  • [49] An all-digital data recovery circuit optimization using Matlab/Simulink
    Ahmed, SI
    Kwasniewski, TA
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 4485 - 4488
  • [50] An All-Digital PLL Using Frequency Multiplying/Dividing Number with Decimals in 0.18-μm Digital CMOS
    Watanabe, Takamoto
    Yamauchi, Shigenori
    Terasawa, Tomohito
    2008 IEEE INTERNATIONAL FREQUENCY CONTROL SYMPOSIUM, VOLS 1 AND 2, 2008, : 544 - 549