An Embedded All-Digital Circuit to Measure PLL Response

被引:9
|
作者
Fischette, Dennis M. [1 ]
Loke, Alvin L. S. [2 ]
DeSantis, Richard J. [1 ]
Talbot, Gerry R. [3 ]
机构
[1] Adv Micro Devices Inc, Sunnyvale, CA 94085 USA
[2] Adv Micro Devices Inc, Ft Collins, CO 80528 USA
[3] Adv Micro Devices Inc, Boxboro, MA 01719 USA
关键词
Bandwidth; CMOS integrated circuits; design-for-test; embedded test; loop response; measurement circuitry; peaking; phase-locked loops; TRANSMITTER;
D O I
10.1109/JSSC.2010.2048143
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present an all-digital measurement circuit that enables wafer-level test and characterization of phase-locked loop (PLL) response. Through modifications only in the PLL feedback divider state machine, this technique facilitates accurate estimation of PLL frequency-domain closed-loop bandwidth and gain peaking by respectively measuring the time-domain crossover time and maximum overshoot of phase error to a self-induced phase step in the feedback clock. These transient measurements are related back to bandwidth and peaking through the proportionality relationships of crossover time to reciprocal bandwidth and maximum overshoot to peaking. The design-for-test circuit can be used to generate a transient plot of step response, measure static phase error, and observe phase-lock status. We report silicon results from two demonstration vehicles built in a 45-nm SOI-CMOS logic technology for high-performance microprocessors.
引用
收藏
页码:1492 / 1503
页数:12
相关论文
共 50 条
  • [31] A low-jitter all-digital PLL with high-linearity DCO
    Lo, Yu-Lung
    Wang, Hsi-Hua
    Li, Yu-Hsin
    Fan, Fang-Yu
    Yu, Chun-Yen
    Liu, Jen-Chieh
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2021, 27 (04): : 1347 - 1357
  • [32] A low-jitter all-digital PLL with high-linearity DCO
    Yu-Lung Lo
    Hsi-Hua Wang
    Yu-Hsin Li
    Fang-Yu Fan
    Chun-Yen Yu
    Jen-Chieh Liu
    Microsystem Technologies, 2021, 27 : 1347 - 1357
  • [33] A Subharmonically Injection-Locked All-Digital PLL Without Main Divider
    Zeng, Kai-Hui
    Kuan, Ting-Kuei
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (11) : 1033 - 1037
  • [34] An Ultra-Low-Voltage All-Digital PLL for Energy Harvesting Applications
    Silver, Jason
    Sankaragomathi, Kannan
    Otis, Brian
    PROCEEDINGS OF THE 40TH EUROPEAN SOLID-STATE CIRCUIT CONFERENCE (ESSCIRC 2014), 2014, : 91 - 94
  • [35] An efficient all-digital built-in self-test for chargepump PLL
    Han, J
    Song, D
    Kang, S
    PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, : 80 - 83
  • [36] An Interpolating Digitally Controlled Oscillator for a Wide-Range All-Digital PLL
    Choi, Kwang-Hee
    Shin, Jung-Bum
    Sim, Jae-Yoon
    Park, Hong-June
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (09) : 2055 - 2063
  • [37] A Digital Intensive Fractional-N PLL and All-Digital Self-Calibration Schemes
    Wang, Ping-Ying
    Zhan, Jing-Hong Conan
    Chang, Hsiang-Hui
    Chang, Hsiu-Ming Sherman
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (08) : 2182 - 2192
  • [38] All-Digital Embedded Meters for On-line Power Estimation
    Pagliari, Daniele Jahier
    Peluso, Valentino
    Chen, Yukai
    Calimera, Andrea
    Macii, Enrico
    Poncino, Massimo
    PROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2018, : 737 - 742
  • [39] Embedded software testing technology based on all-digital simulation
    Liu, H. (toby@buaa.edu.cn), 1600, Beijing University of Aeronautics and Astronautics (BUAA) (40):
  • [40] Parameterized All-Digital PLL Architecture and its Compiler to Support Easy Process Migration
    Tzeng, Chao-Wen
    Huang, Shi-Yu
    Chao, Pei-Ying
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (03) : 621 - 630