A 36 Gb/s wireline receiver with adaptive CTLE and 1-tap speculative DFE in 0.13 μm BiCMOS technology

被引:10
|
作者
Zhang, Yinhang [1 ]
Yang, Xi [1 ]
机构
[1] Jishou Univ, Coll Phys & Mech Engn, Jishou 416000, Peoples R China
来源
IEICE ELECTRONICS EXPRESS | 2020年 / 17卷 / 05期
关键词
CTLE; slope detection; speculative; inter-symbol interference; eye diagram; TRANSCEIVER;
D O I
10.1587/elex.17.20200009
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 36 Gb/s receiver equalizer including an adaptive continuous time linear equalizer (CTLE), which is based on slope detection and a half-rate speculative decision feedback equalizer (DFE) in 0.13 mu m BiCMOS technology for high speed serial link. The CTLE with middle frequency compensation can not only adjust the ratio of high frequency and low frequency components adaptively, but also provide a small amount of equalization to middle frequency range. A half-rate speculative DFE, which is connected to the back of the CTLE, can satisfy the time constraints and eliminate the residual inter-symbol interference. The chip area including pads is about 1.2 mm 2 and the power consumption is about 750 mW under 3.3 V power supply. Measurement results show that the receiver chip can effectively equalize 24 dB loss at Nyquist frequency and a clear eye diagram can be captured at 36 Gb/s.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] A 20 Gb/s Wireline Receiver with Adaptive CTLE and Half-Rate DFE in 0.13 μm Technology
    Zhang, Yinhang
    Hu, Qingsheng
    Zhan, Yongzheng
    WIRED/WIRELESS INTERNET COMMUNICATIONS, WWIC 2017, 2017, 10372 : 292 - 303
  • [2] A 12.4-mW 4.5-Gb/s Receiver With Majority-Voting 1-Tap Speculative DFE in 0.13-μm CMOS
    Chen, Jikai
    Bashirullah, Rizwan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2013, 60 (12) : 867 - 871
  • [3] A 36Gb/s Adaptive Baud-Rate CDR with CTLE and 1-Tap DFE in 28nm CMOS
    Yoo, Danny
    Bagherbeik, Mohammad
    Rahman, Wahid
    Sheikholeslami, Ali
    Tamura, Hirotaka
    Shibasaki, Takayuki
    2019 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2019, 62 : 126 - +
  • [4] A 36-Gb/s Adaptive Baud-Rate CDR With CTLE and 1-Tap DFE in 28-nm CMOS
    Yoo, Danny
    Bagherbeik, Mohammad
    Rahman, Wahid
    Sheikholeslami, Ali
    Tamura, Hirotaka
    Shibasaki, Takayuki
    IEEE SOLID-STATE CIRCUITS LETTERS, 2019, 2 (11): : 252 - 255
  • [5] A 24-mW 28-Gb/s Wireline Receiver with Low-frequency Equalizing CTLE and 2-tap Speculative DFE
    Kim, Minseo
    Bae, Joonsung
    Ha, Unsoo
    Yoo, Hoi-Jun
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 1610 - 1613
  • [6] A 33 Gb/s combined adaptive CTLE and half-rate look-ahead DFE in 0.13μm BiCMOS technology for serial link
    Zhang, Yinhang
    Hu, Qingsheng
    IEICE ELECTRONICS EXPRESS, 2018, 15 (04):
  • [7] A 12.5 Gb/s 6.6 mW receiver with analog equalizer and 1-tap DFE
    Payandehnia, Pedram
    Sheikhaei, Samad
    Abbasfar, Aliazam
    Forouzandeh, Behjat
    MICROELECTRONICS JOURNAL, 2012, 43 (12) : 1029 - 1037
  • [8] A 19Gb/s 38mW 1-Tap Speculative DFE Receiver in 90nm CMOS
    Turker, Didem Z.
    Rylyakov, Alexander
    Friedman, Daniel
    Gowda, Sudhir
    Sanchez-Sinencio, Edgar
    2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 216 - +
  • [9] A 32 Gb/s Rx Only Equalization Transceiver with 1-tap Speculative FIR and 2-tap Direct IIR DFE
    Hwang, Sewook
    Moon, Sungjun
    Song, Junyoung
    Kim, Chulwoo
    2016 IEEE SYMPOSIUM ON VLSI CIRCUITS (VLSI-CIRCUITS), 2016,
  • [10] A 32Gb/s Wireline Receiver with a Low-Frequency Equalizer, CTLE and 2-Tap DFE in 28nm CMOS
    Parikh, Samir
    Kao, Tony
    Hidaka, Yasuo
    Jiang, Jian
    Toda, Asako
    Mcleod, Scott
    Walker, William
    Koyanagi, Yochi
    Shibuya, Toshiyuki
    Yamada, Jun
    2013 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2013, 56 : 28 - +