A 33 Gb/s combined adaptive CTLE and half-rate look-ahead DFE in 0.13μm BiCMOS technology for serial link

被引:5
|
作者
Zhang, Yinhang [1 ]
Hu, Qingsheng [1 ]
机构
[1] Southeast Univ, Inst RF & OE ICs, Nanjing 210096, Jiangsu, Peoples R China
来源
IEICE ELECTRONICS EXPRESS | 2018年 / 15卷 / 04期
基金
中国国家自然科学基金;
关键词
equalizer; CTLE; DFE; adaptive; middle-frequency compensation; serial link;
D O I
10.1587/elex.15.20170764
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 33 Gbit/s equalizer chip fabricated in 0.13 mu m BiCMOS technology is presented. The proposed equalizer prototype includes adaptive continue time linear equalizer (CTLE) with middle frequency compensation and adaptive half-rate look ahead decision feedback equalizer (DFE). The slope detection based CTLE employs a two-path amplifier to adjust the ratio of the high frequency and low frequency adaptively, and a middle frequency amplifier dedicated to provide an appropriate compensation in the intermediate frequency range. For the half-rate DFE, by using a look ahead structure and an analog LMS algorithm circuit, the performance is improved in speed and area. Measurement results show that the equalizer chip can compensate lossy channel with a loss of 26 dB at 20 GHz effectively and the data rate can be up to 33 Gb/s under 3.3V power supply, the total power consumption is about 726mWat 33 Gb/s data rate.
引用
收藏
页数:12
相关论文
共 9 条
  • [1] A 20 Gb/s Wireline Receiver with Adaptive CTLE and Half-Rate DFE in 0.13 μm Technology
    Zhang, Yinhang
    Hu, Qingsheng
    Zhan, Yongzheng
    WIRED/WIRELESS INTERNET COMMUNICATIONS, WWIC 2017, 2017, 10372 : 292 - 303
  • [2] A 36 Gb/s wireline receiver with adaptive CTLE and 1-tap speculative DFE in 0.13 μm BiCMOS technology
    Zhang, Yinhang
    Yang, Xi
    IEICE ELECTRONICS EXPRESS, 2020, 17 (05):
  • [3] 6.25-10 Gb/s adaptive CTLE with spectrum balancing and loop-unrolled half-rate DFE in TSMC 0.18 μm CMOS
    Sun, Haoran
    Zhang, Yinhang
    Yang, Xi
    IEICE ELECTRONICS EXPRESS, 2022, 19 (22):
  • [4] A 25Gb/s Serial-Link Repeater With Receiver Equalization and Transmitter De-emphasis in 0.13μm SiGe BiCMOS
    Yuan, Shuai
    Wu, Liji
    Wang, Ziqiang
    Zhang, Chun
    Wang, Zhihua
    Jiang, Hanjun
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 527 - 530
  • [5] A 1-tap 40-Gb/s look-ahead decision feedback equalizer in 0.18-μm SiGeBiCMOS technology
    Garg, Adesh
    Carusone, Anthony Chan
    Voinigescu, Sorin P.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (10) : 2224 - 2232
  • [6] A 13.5-mW 10-Gb/s 4-PAM Serial Link Transmitter in 0.13-μm CMOS Technology
    Song, Bongsub
    Kim, Kyunghoon
    Lee, Junan
    Chung, Jinil
    Choi, Youngjung
    Burm, Jinwook
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (09) : 646 - 650
  • [7] A 10Gb/s 10mm On-Chip Serial Link in 65nm CMOS Featuring a Half-Rate Time-Based Decision Feedback Equalizer
    Chiu, Po-Wei
    Kundu, Somnath
    Tang, Qianying
    Kim, Chris H.
    2017 SYMPOSIUM ON VLSI CIRCUITS, 2017, : C56 - C57
  • [8] A 25Gb/s 5.99pJ/bit SerDes receiver with CTLE and quarter-rate adaptive loop-unrolling 5-tap DFE in 28-nm CMOS technology for wireline mediumreach interconnection
    Liu, Zhaoyang
    Chen, Bao
    Wen, Zhanhao
    Zheng, Xuqiang
    Wang, Zedong
    Xu, Jiang
    Zhen, Wenxiang
    IEICE ELECTRONICS EXPRESS, 2025, 22 (03):
  • [9] A dual-channel half-rate 32 Gb/s, 5.3 pJ/bit SerDes transceiver with 3-tap-FFE and CTLE in 28-nm CMOS for very short reach C2C and C2M interconnection
    Liu, Zhaoyang
    Wen, Zhanhao
    Chen, Bao
    Xu, Jiang
    Wang, Zedong
    Zheng, Xuqiang
    MICROELECTRONICS JOURNAL, 2025, 159