A 36 Gb/s wireline receiver with adaptive CTLE and 1-tap speculative DFE in 0.13 μm BiCMOS technology

被引:10
|
作者
Zhang, Yinhang [1 ]
Yang, Xi [1 ]
机构
[1] Jishou Univ, Coll Phys & Mech Engn, Jishou 416000, Peoples R China
来源
IEICE ELECTRONICS EXPRESS | 2020年 / 17卷 / 05期
关键词
CTLE; slope detection; speculative; inter-symbol interference; eye diagram; TRANSCEIVER;
D O I
10.1587/elex.17.20200009
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 36 Gb/s receiver equalizer including an adaptive continuous time linear equalizer (CTLE), which is based on slope detection and a half-rate speculative decision feedback equalizer (DFE) in 0.13 mu m BiCMOS technology for high speed serial link. The CTLE with middle frequency compensation can not only adjust the ratio of high frequency and low frequency components adaptively, but also provide a small amount of equalization to middle frequency range. A half-rate speculative DFE, which is connected to the back of the CTLE, can satisfy the time constraints and eliminate the residual inter-symbol interference. The chip area including pads is about 1.2 mm 2 and the power consumption is about 750 mW under 3.3 V power supply. Measurement results show that the receiver chip can effectively equalize 24 dB loss at Nyquist frequency and a clear eye diagram can be captured at 36 Gb/s.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] A 90-Gb/s 2:1 Multiplexer with 1-Tap FFE in SiGe Technology
    Laskin, Ekaterina
    Rylyakov, Alexander
    2008 IEEE CSIC SYMPOSIUM, 2008, : 128 - +
  • [22] A 40 Gb/s Fully Differential Transimpedance Amplifier in 0.13 μm SiGe BiCMOS Technology
    Luo, Xianliang
    Li, Wei
    Tang, Pan
    2015 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS), 2015, : 312 - 316
  • [23] A 2.5-Gb/s receiver OEIC in 0.6-μm BiCMOS technology
    Swoboda, R
    Zimmermann, H
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2004, 16 (07) : 1730 - 1732
  • [24] A 56Gb/s PAM-4 Receiver with Voltage Pre-Shift CTLE and 10-Tap DFE of Tap-1 Speculation in 7nm FinFET
    Chen, Wei-Chih
    Yang, Shu-Chun
    Shih, Yu-Nan
    Huang, Wen-Hung
    Tsai, Chien-Chun
    Hsieh, Kenny Cheng-Hsiang
    2019 SYMPOSIUM ON VLSI CIRCUITS, 2019, : C272 - C273
  • [25] A 32-Gb/s 3.53-mW/Gb/s Adaptive Receiver AFE Employing a Hybrid CTLE, Edge-DFE and Merged Data-DFE/CDR in 65-nm CMOS
    Balachandran, Arya
    Chen, Yong
    Boon, Chirn Chye
    2019 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2019), 2019, : 221 - 224
  • [26] A 48-Gb/s Baud-Rate PAM-4 Receiver With One-Tap Speculative DFE and Reused Comparators
    Huang, Yuan-Pang
    Liu, Shen-Iuan
    2024 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI TSA, 2024,
  • [27] A 1-tap 40-Gb/s look-ahead decision feedback equalizer in 0.18-μm SiGeBiCMOS technology
    Garg, Adesh
    Carusone, Anthony Chan
    Voinigescu, Sorin P.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (10) : 2224 - 2232
  • [28] A 20-Gb/s adaptive equalizer in 0.13-μm CMOS technology
    Lee, Jri
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (09) : 2058 - 2066
  • [29] A 50 Gb/s Linear Driver in 0.13 μm SiGe BICMOS Technology for Mach-Zehnder Modulators
    Ren, Fangyuan
    Xing, Dezhi
    Tang, Shuai
    Huang, Jun
    Wang, Yao
    2020 IEEE 2ND INTERNATIONAL CONFERENCE ON CIRCUITS AND SYSTEMS (ICCS 2020), 2020, : 20 - 23
  • [30] Fully Differential, 40 Gb/s Regulated Cascode Transimpedance Amplifier in 0.13 μm SiGe BiCMOS Technology
    Amid, S. Bashiri
    Plett, C.
    Schvan, P.
    2010 IEEE BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING (BCTM), 2010, : 33 - 36