Efficient VLSI architectures for Columnsort

被引:9
|
作者
Lin, R [1 ]
Olariu, S
机构
[1] SUNY Geneseo, Dept Comp Sci, Geneseo, NY 14454 USA
[2] Old Dominion Univ, Dept Comp Sci, Norfolk, VA 23529 USA
基金
美国国家科学基金会;
关键词
digital signal processing; parallel architectures; reconfigurable; architectures; sorting circuits; VLSI design;
D O I
10.1109/92.748211
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents novel very large scale integration (VLSI) architectures in support of an efficient implementation of Leighton's well-known Columnsort. The designs take advantage of reconfigurable bus architectures enhanced with simple shift switches. Our first main contribution is to show that Columnsort can be partitioned into two components: a hardware scheme involving the task of sorting arrays of small size and a hardware or software scheme that involves simple data movement tasks. Our second main contribution is to demonstrate that the dynamically reconfigurable mesh architecture can be exploited to obtain a small and efficient hardware sorter. The resulting architectures feature high regularity of circuitry, simplicity of control structure, and adaptability. Both theoretical analyses and simulation tests have shown that the proposed VLSI architectures for sorting are superior to existing designs in the context of sorting small and moderate size arrays.
引用
收藏
页码:135 / 139
页数:5
相关论文
共 50 条
  • [1] Efficient VLSI suited architectures for discrete wavelet transforms
    Simon, S
    Rieder, P
    Nossek, JA
    [J]. VLSI SIGNAL PROCESSING, IX, 1996, : 388 - 397
  • [2] AREA-EFFICIENT VLSI ARCHITECTURES FOR HUFFMAN CODING
    PARK, H
    PRASANNA, VK
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1993, 40 (09): : 568 - 575
  • [3] EFFICIENT PARALLEL ALGORITHMS AND VLSI ARCHITECTURES FOR MANIPULATOR JACOBIAN COMPUTATION
    YEUNG, TB
    LEE, CSG
    [J]. IEEE TRANSACTIONS ON SYSTEMS MAN AND CYBERNETICS, 1989, 19 (05): : 1154 - 1166
  • [4] Efficient VLSI Architectures for Coupled-Layered Regenerating Codes
    Zhang, Xinmiao
    Xie, Zhenshan
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (10) : 1869 - 1873
  • [5] Efficient VLSI architectures of adaptive equalizers for QAM/VSB transmission
    Chae, SS
    Pan, SB
    Lee, GH
    Park, RH
    Lee, BU
    [J]. 1997 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I - V: VOL I: PLENARY, EXPERT SUMMARIES, SPECIAL, AUDIO, UNDERWATER ACOUSTICS, VLSI; VOL II: SPEECH PROCESSING; VOL III: SPEECH PROCESSING, DIGITAL SIGNAL PROCESSING; VOL IV: MULTIDIMENSIONAL SIGNAL PROCESSING, NEURAL NETWORKS - VOL V: STATISTICAL SIGNAL AND ARRAY PROCESSING, APPLICATIONS, 1997, : 4117 - 4120
  • [6] Power and Area Efficient VLSI Architectures for Communication Signal Processing
    Markovic, Dejan
    Nikolic, Borivoje
    Brodersen, Robert W.
    [J]. 2006 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, VOLS 1-12, 2006, : 3223 - 3228
  • [7] EFFICIENT VLSI ARCHITECTURES FOR THE ARITHMETIC FOURIER-TRANSFORM (AFT)
    KELLEY, BT
    MADISETTI, VK
    [J]. IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1993, 41 (01) : 365 - 384
  • [8] INPUT COMPRESSION AND EFFICIENT VLSI ARCHITECTURES FOR RANK ORDER AND STACK FILTERS
    ADAMS, GB
    COYLE, EJ
    LIN, LC
    LUCKE, LE
    PARHI, KK
    [J]. SIGNAL PROCESSING, 1994, 38 (03) : 441 - 453
  • [9] VLSI - ALGORITHMS AND ARCHITECTURES
    不详
    [J]. MICROPROCESSING AND MICROPROGRAMMING, 1985, 15 (01): : 35 - 36
  • [10] CONCURRENT VLSI ARCHITECTURES
    SEITZ, CL
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1984, 33 (12) : 1247 - 1265