Efficient VLSI architectures for Columnsort

被引:9
|
作者
Lin, R [1 ]
Olariu, S
机构
[1] SUNY Geneseo, Dept Comp Sci, Geneseo, NY 14454 USA
[2] Old Dominion Univ, Dept Comp Sci, Norfolk, VA 23529 USA
基金
美国国家科学基金会;
关键词
digital signal processing; parallel architectures; reconfigurable; architectures; sorting circuits; VLSI design;
D O I
10.1109/92.748211
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents novel very large scale integration (VLSI) architectures in support of an efficient implementation of Leighton's well-known Columnsort. The designs take advantage of reconfigurable bus architectures enhanced with simple shift switches. Our first main contribution is to show that Columnsort can be partitioned into two components: a hardware scheme involving the task of sorting arrays of small size and a hardware or software scheme that involves simple data movement tasks. Our second main contribution is to demonstrate that the dynamically reconfigurable mesh architecture can be exploited to obtain a small and efficient hardware sorter. The resulting architectures feature high regularity of circuitry, simplicity of control structure, and adaptability. Both theoretical analyses and simulation tests have shown that the proposed VLSI architectures for sorting are superior to existing designs in the context of sorting small and moderate size arrays.
引用
收藏
页码:135 / 139
页数:5
相关论文
共 50 条
  • [31] NEW ALGORITHMS AND ARCHITECTURES FOR VLSI
    MCCABE, MM
    MCCABE, APH
    ARAMBEPOLA, B
    ROBINSON, IN
    CORRY, AG
    [J]. GEC-JOURNAL OF SCIENCE & TECHNOLOGY, 1982, 48 (02): : 68 - 75
  • [32] Efficient VLSI architectures for multiuser channel estimation in wireless base-station receivers
    Rajagopal, S
    Bhashyam, S
    Cavallaro, JR
    Aazhang, B
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2002, 31 (02): : 143 - 156
  • [33] Efficient VLSI architectures of lifting based 3D discrete wavelet transform
    Basiri, M. Mohamed Asan
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2020, 14 (06): : 247 - 255
  • [34] Efficient VLSI Architectures for Multiuser Channel Estimation in Wireless Base-Station Receivers
    Sridhar Rajagopal
    Srikrishna Bhashyam
    Joseph R. Cavallaro
    Behnaam Aazhang
    [J]. Journal of VLSI signal processing systems for signal, image and video technology, 2002, 31 : 143 - 156
  • [35] Area Efficient VLSI Architectures for Weak Signal Detection in Additive Generalized Cauchy Noise
    Vadali, Siva Ram Krishna
    Mula, Subralunanyam
    Ray, Priyadip
    Chakrabarti, Saswat
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (06) : 1962 - 1975
  • [36] EFFICIENT VLSI ARCHITECTURES FOR A HIGH-PERFORMANCE DIGITAL IMAGE COMMUNICATION-SYSTEM
    LEE, CY
    CATTHOOR, F
    DEMAN, HJ
    [J]. IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1990, 8 (08) : 1481 - 1491
  • [37] Efficient VLSI architectures for baseband signal processing in wireless base-station receivers
    Rajagopal, S
    Bhashyam, S
    Cavallaro, JR
    Aazhang, B
    [J]. IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES, AND PROCESSORS, PROCEEDINGS, 2000, : 173 - 184
  • [38] VLSI architectures for MPEG-4
    Pirsch, P
    Berekovic, M
    Stolberg, HJ
    [J]. 2003 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2003, : 208 - 208
  • [39] IMPLEMENTING PROBABILISTIC ALGORITHMS ON VLSI ARCHITECTURES
    HANCU, MVA
    SMITH, KC
    [J]. INTEGRATION-THE VLSI JOURNAL, 1988, 6 (01) : 59 - 82
  • [40] VLSI PROCESSOR ARCHITECTURES FOR COMPUTER VISION
    YANG, W
    CHIANG, AM
    [J]. IMAGE UNDERSTANDING WORKSHOP /, 1989, : 193 - 199