Efficient VLSI architectures for baseband signal processing in wireless base-station receivers

被引:4
|
作者
Rajagopal, S [1 ]
Bhashyam, S [1 ]
Cavallaro, JR [1 ]
Aazhang, B [1 ]
机构
[1] Rice Univ, Ctr Multimedia Commun, Dept Elect & Comp Engn MS366, Houston, TX 77005 USA
关键词
D O I
10.1109/ASAP.2000.862388
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A real-time VLSI architecture is designed for multiuser channel estimation, one of the core baseband processing operations in wireless base-station receivers. Future wireless base-station receivers will need to use sophisticated algorithms to support extremely high data rates and multimedia. Current DSP architectures are unable to fully exploit the parallelism and bit level arithmetic present in these algorithms. These features can be revealed and efficiently implemented by task partitioning the algorithms for a VLSI solution. We modify the channel estimation algorithm for a reduced complexity fixed-point hardware implementation. We show the complexity and hardware required for three different area-lime tradeoffs: an area-constrained, a rime-constrained and an area-time efficient architecture. The area-constrained architecture achieves low data rates with minimum hardware, which may be used in pica-cell base-stations. The time-constrained solution exploits the entire available parallelism and determines the maximum theoretical data rates. The area-time efficient architecture meets real-time requirements with minimum area overhead. The orders-of-magnitude difference between area and time constrained solutions reveals significant inherent parallelism in the algorithm. All proposed VLSI solutions exhibit better time performance than a previous DSP implementation.
引用
收藏
页码:173 / 184
页数:12
相关论文
共 50 条
  • [1] Efficient VLSI architectures for multiuser channel estimation in wireless base-station receivers
    Rajagopal, S
    Bhashyam, S
    Cavallaro, JR
    Aazhang, B
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2002, 31 (02): : 143 - 156
  • [2] Efficient VLSI Architectures for Multiuser Channel Estimation in Wireless Base-Station Receivers
    Sridhar Rajagopal
    Srikrishna Bhashyam
    Joseph R. Cavallaro
    Behnaam Aazhang
    [J]. Journal of VLSI signal processing systems for signal, image and video technology, 2002, 31 : 143 - 156
  • [3] Real-time algorithms and architectures for multiuser channel estimation and detection in wireless base-station receivers
    Rajagopal, S
    Bhashyam, S
    Cavallaro, JR
    Aazhang, B
    [J]. IEEE TRANSACTIONS ON WIRELESS COMMUNICATIONS, 2002, 1 (03) : 468 - 479
  • [4] A total cost approach to evaluating different reconfigurable architectures for baseband processing in wireless receivers
    Baines, R
    Pulley, D
    [J]. IEEE COMMUNICATIONS MAGAZINE, 2003, 41 (01) : 105 - 113
  • [5] Power and Area Efficient VLSI Architectures for Communication Signal Processing
    Markovic, Dejan
    Nikolic, Borivoje
    Brodersen, Robert W.
    [J]. 2006 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, VOLS 1-12, 2006, : 3223 - 3228
  • [6] Low-noise amplifiers for WCDMA base-station receivers
    Tero Tikka
    Jussi Ryynänen
    Kari Halonen
    [J]. Analog Integrated Circuits and Signal Processing, 2008, 54 : 105 - 111
  • [7] Low-noise amplifiers for WCDMA base-station receivers
    Tikka, Tero
    Ryynaenen, Jussi
    Halonen, Kari
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2008, 54 (02) : 105 - 111
  • [8] Wireless baseband digital signal processing
    Zhang, H
    Prabhu, V
    George, V
    Wan, M
    Benes, M
    Abnous, A
    Rabaey, JM
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (11) : 1697 - 1704
  • [9] Energy Efficiency Modeling of Massive MIMO Baseband Processing with Different Base Station Computing Architectures
    Deng, Ailin
    Feng, Gang
    Liu, Mengjie
    [J]. Dianzi Keji Daxue Xuebao/Journal of the University of Electronic Science and Technology of China, 2022, 51 (04): : 514 - 521
  • [10] Increasing base-station anonymity in wireless sensor networks
    Acharya, Uday
    Younis, Mohamed
    [J]. AD HOC NETWORKS, 2010, 8 (08) : 791 - 809