Efficient VLSI architectures for baseband signal processing in wireless base-station receivers

被引:4
|
作者
Rajagopal, S [1 ]
Bhashyam, S [1 ]
Cavallaro, JR [1 ]
Aazhang, B [1 ]
机构
[1] Rice Univ, Ctr Multimedia Commun, Dept Elect & Comp Engn MS366, Houston, TX 77005 USA
关键词
D O I
10.1109/ASAP.2000.862388
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A real-time VLSI architecture is designed for multiuser channel estimation, one of the core baseband processing operations in wireless base-station receivers. Future wireless base-station receivers will need to use sophisticated algorithms to support extremely high data rates and multimedia. Current DSP architectures are unable to fully exploit the parallelism and bit level arithmetic present in these algorithms. These features can be revealed and efficiently implemented by task partitioning the algorithms for a VLSI solution. We modify the channel estimation algorithm for a reduced complexity fixed-point hardware implementation. We show the complexity and hardware required for three different area-lime tradeoffs: an area-constrained, a rime-constrained and an area-time efficient architecture. The area-constrained architecture achieves low data rates with minimum hardware, which may be used in pica-cell base-stations. The time-constrained solution exploits the entire available parallelism and determines the maximum theoretical data rates. The area-time efficient architecture meets real-time requirements with minimum area overhead. The orders-of-magnitude difference between area and time constrained solutions reveals significant inherent parallelism in the algorithm. All proposed VLSI solutions exhibit better time performance than a previous DSP implementation.
引用
收藏
页码:173 / 184
页数:12
相关论文
共 50 条
  • [31] Increasing Transmission Power for Higher Base-station Anonymity in Wireless Sensor Network
    Ebrahimi, Yousef
    Younis, Mohamed
    [J]. 2011 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS (ICC), 2011,
  • [32] EFFICIENT SIGNAL-PROCESSING ON A VLSI ARRAY
    KUMAR, VKP
    SASTRY, S
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1988, 35 (09): : 1103 - 1113
  • [33] Power and Area Efficient Decimation Filter Architectures of Wireless Receivers
    Latha Rajagopal
    [J]. Proceedings of the National Academy of Sciences, India Section A: Physical Sciences, 2017, 87 : 83 - 96
  • [34] A Mixed-signal Load-Pull System for Base-station Applications
    Marchetti, Mauro
    Heeres, Rob M.
    Squillante, Michele
    Pelk, Marco
    Spirito, Marco
    de Vreede, Leo C. N.
    [J]. 2010 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS RFIC SYMPOSIUM, 2010, : 491 - 494
  • [35] Power and Area Efficient Decimation Filter Architectures of Wireless Receivers
    Rajagopal, Latha
    [J]. PROCEEDINGS OF THE NATIONAL ACADEMY OF SCIENCES INDIA SECTION A-PHYSICAL SCIENCES, 2017, 87 (01) : 83 - 96
  • [36] Scalable Base-Station Model-Based Multicast in Wireless Sensor Networks
    彭绍亮
    李姗姗
    陈雷
    彭宇行
    肖侬
    [J]. Journal of Computer Science & Technology, 2008, (05) : 780 - 791
  • [37] Using Deceptive Packets to Increase Base-Station Anonymity in Wireless Sensor Network
    Ebrahimi, Yousef
    Younis, Mohamed
    [J]. 2011 7TH INTERNATIONAL WIRELESS COMMUNICATIONS AND MOBILE COMPUTING CONFERENCE (IWCMC), 2011, : 842 - 847
  • [38] Scalable Base-Station Model-Based Multicast in Wireless Sensor Networks
    Shao-Liang Peng
    Shan-Shan Li
    Lei Chen
    Yu-Xing Peng
    Nong Xiao
    [J]. Journal of Computer Science and Technology, 2008, 23 : 780 - 791
  • [39] AAiBA: Attracting an Adversary for Increasing Base-Station Anonymity in Wireless Sensor Networks
    Alsemairi, Sami Saad
    [J]. 2022 32ND INTERNATIONAL TELECOMMUNICATION NETWORKS AND APPLICATIONS CONFERENCE (ITNAC), 2022, : 367 - 372