Resilient AES Against Side-Channel Attack Using All-Spin Logic

被引:0
|
作者
Alasad, Qutaiba [1 ]
Yuan, Jiann [1 ]
Lin, Jie [1 ]
机构
[1] Univ Cent Florida, Dept Elect & Comp Engn, Orlando, FL 32816 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The new generation of spintronic devices, Hybrid Spintronic-CMOS devices including Magnetic Tunnel Junction (MTJ), have been utilized to overcome Moore's law limitation as well as preserve higher performance with lower cost. However, implementing these devices as a hardware cryptosystem is vulnerable to side channel attacks (SCAs) due to the differential power at the output of the Hybrid Spintronic-CMOS device and asymmetric read/write operations in MTJ. One of the most severe SCAs is the power analysis attack (PAA), in which an attacker can observe the output current of the device and extract the secret key. In this paper, we employ the All Spin Logic Device (ASLD) to implement protected AES cryptography for the first time. More precisely, we realize that in additional to ASLD features, such as small area, non-volatile memory, high density and low operating voltage, this device has another unique feature: identical power dissipation through the switching operations. Such properties can be effectively leveraged to prevent SCA.
引用
收藏
页码:57 / 62
页数:6
相关论文
共 50 条
  • [41] Electromagnetic Equalizer: An Active Countermeasure Against EM Side-channel Attack
    Wang, Chenguang
    Cai, Yici
    Wang, Haoyi
    Zhou, Qiang
    2018 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD) DIGEST OF TECHNICAL PAPERS, 2018,
  • [42] Hardware/Software Obfuscation against Timing Side-channel Attack on a GPU
    Karimi, Elmira
    Fei, Yunsi
    Kaeli, David
    PROCEEDINGS OF THE 2020 IEEE INTERNATIONAL SYMPOSIUM ON HARDWARE ORIENTED SECURITY AND TRUST (HOST), 2020, : 122 - 131
  • [43] Improved side-channel collision attacks on AES
    Bogdanov, Andrey
    SELECTED AREAS IN CRYPTOGRAPHY, 2007, 4876 : 84 - 95
  • [44] Mutual Information Analysis for Three-Phase Dynamic Current Mode Logic against Side-Channel Attack
    Kim, Hyunmin
    Han, Dong-Guk
    Hong, Seokhie
    ETRI JOURNAL, 2015, 37 (03) : 584 - 594
  • [45] Leveraging All-Spin Logic to Improve Hardware Security
    Alasad, Qutaiba
    Yuan, Jiann
    Fan, Deliang
    PROCEEDINGS OF THE GREAT LAKES SYMPOSIUM ON VLSI 2017 (GLSVLSI' 17), 2017, : 491 - 494
  • [46] Design and Analysis of Si Interconnects for All-Spin Logic
    Chang, Sou-Chi
    Manipatruni, Sasikanth
    Nikonov, Dmitri E.
    Young, Ian A.
    Naeemi, Azad
    IEEE TRANSACTIONS ON MAGNETICS, 2014, 50 (09)
  • [47] Side-Channel Analysis Against SecOC-Compliant AES-CMAC
    Ebina, Katsumi
    Ueno, Rei
    Homma, Naofumi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (10) : 3772 - 3776
  • [48] Energy/Delay Tradeoffs in All-Spin Logic Circuits
    Liang, Zhaoxin
    Sapatnekar, Sachin S.
    IEEE JOURNAL ON EXPLORATORY SOLID-STATE COMPUTATIONAL DEVICES AND CIRCUITS, 2016, 2 : 10 - 19
  • [49] Side-Channel Attack Using Meet-in-the-Middle Technique
    Kim, Jongsung
    Hong, Seokhie
    COMPUTER JOURNAL, 2010, 53 (07): : 934 - 938
  • [50] AES side-channel countermeasure using random tower field constructions
    Alexis Bonnecaze
    Pierre Liardet
    Alexandre Venelli
    Designs, Codes and Cryptography, 2013, 69 : 331 - 349